# CM1K Hardware User's Manual



Version 4.0.3 Revised 09/08/2017



CM1K is a product of General Vision, Inc. (GV)

This manual is copyrighted and published by GV. All rights reserved. No parts of this work may be reproduced in any form or by any means - graphic, electronic, or mechanical, including photocopying, recording, taping, or information storage and retrieval systems - without the written permission of GV.

For information about ownership, copyrights, warranties and liabilities, refer to the document <u>Standard Terms And</u> <u>Conditions Of Sale</u> or contact us at <u>www.general-vision.com</u>.

# Contents

| 2 Arch | itecture of the CM1K                          | 6   |
|--------|-----------------------------------------------|-----|
| 2.1.1  | Neuron Interconnect                           | 6   |
| 2.1.2  | 2 Cluster of Neurons                          | 6   |
| 2.1.3  | 3 Inter-chip cascadability                    | 7   |
| 2.2    | Recognition stage (optional usage)            | 7   |
| 2.3    | I2C slave controller (optional usage)         | 7   |
| 3 The  | neural network                                | 8   |
| 3.1    | A chain of identical neurons                  | 8   |
| 3.1.1  | Parallel access to the neurons                | 8   |
| 3.1.2  | 2 Sequential access to the neurons            | 8   |
| 3.2    | The neuron parallel bus                       | 8   |
| 3.2.1  | Command and control lines                     | 9   |
| 3.2.2  | 2 Timings                                     | 9   |
| 3.3    | The control registers                         | .11 |
| 3.3.1  |                                               |     |
| 3.3.2  | 2 Remark for chain of more than 65535 neurons | .15 |
| 3.4    | Test Registers                                |     |
| 3.4.1  |                                               |     |
| 3.4.2  |                                               |     |
| 3.5    | Programming sequences                         |     |
| 3.5.1  |                                               |     |
| 3.5.2  |                                               |     |
| 3.5.3  |                                               |     |
| 3.5.4  |                                               |     |
| 3.5.5  |                                               |     |
| 3.5.6  |                                               |     |
| 3.5.7  |                                               |     |
|        | optional recognition stage                    |     |
| 4.1    | Control registers                             |     |
| 4.1.1  |                                               |     |
| 4.1.2  |                                               |     |
| 4.1.3  |                                               |     |
| 4.2    | Programming sequences                         |     |
| 4.2.1  |                                               |     |
| 4.2.2  |                                               |     |
| 4.2.3  |                                               | .25 |
|        | optional I2C slave controller                 | -   |
| 5.1    | Write sequence                                |     |
| 5.2    | Read sequence                                 |     |
| 5.3    | Summary                                       |     |
| 5.4    | I2C transmission codes                        |     |
| 5.4.1  |                                               |     |
| 5.4.2  |                                               |     |
| 5.4.3  |                                               |     |
| 5.4.4  | •                                             |     |
| 5.4.5  |                                               |     |
|        | K buses and control lines                     |     |
| 6.1    | Clocks, power-up and reset                    |     |
| 6.1.1  |                                               |     |
| 6.1.2  |                                               |     |
| 6.1.3  |                                               |     |
| 6.2    | Parallel bi-directional bus                   |     |

| 6.2.1   | DS                                                                               | 32 |
|---------|----------------------------------------------------------------------------------|----|
| 6.2.2   | _                                                                                |    |
| 6.2.3   | REG[4:0]                                                                         | 32 |
| 6.2.4   | L J                                                                              |    |
| 6.2.5   | ID                                                                               | 32 |
| 6.2.6   |                                                                                  |    |
| 6.3     | Other I/O lines                                                                  | 33 |
| 6.3.1   | S_CHIP                                                                           | 33 |
| 6.3.2   |                                                                                  |    |
| 6.3.3   |                                                                                  |    |
| 6.3.4   | RDY                                                                              | 34 |
| 6.4     | Digital Input Bus                                                                | 34 |
| 6.4.1   | RECO_EN                                                                          | 34 |
| 6.4.2   | VI_EN                                                                            | 34 |
| 6.4.3   | V_Clk, sensor Clock                                                              | 34 |
| 6.4.4   | V_FV                                                                             | 34 |
| 6.4.5   | -                                                                                |    |
| 6.4.6   | V_DATA                                                                           | 35 |
| 6.5     | Recognition stage output lines                                                   | 35 |
| 6.5.1   | B_BSY                                                                            | 35 |
| 6.5.2   | DIST_VAL                                                                         | 35 |
| 6.5.3   | CAT_VAL                                                                          | 35 |
| 6.6     | I2C serial bus                                                                   | 35 |
| 6.6.1   | I2C_EN                                                                           | 35 |
| 6.6.2   | I2C_CLK                                                                          | 35 |
| 6.6.3   | I2C_DATA                                                                         | 35 |
| 7 Timir | ng considerations                                                                |    |
| 7.1     | Registers Access Latency                                                         |    |
| 7.1.1   | Commands executing in multiple cycles (LCOMP, CAT and DIST)                      |    |
| 7.1.2   | Multiple read/write to the COMP register                                         | 37 |
| 7.2     | Typical Timings Constraints                                                      | 37 |
| 7.2.1   | Learn a vector                                                                   | 37 |
| 7.2.2   | Recognize a vector                                                               |    |
| 7.2.3   | Recognize a vector received through the digital video bus                        |    |
| 7.2.4   | Send a command while the recognition logic is running                            |    |
| 8 Desig | ning hardware with CM1K                                                          | 40 |
| 8.1     | Configuration using a single CM1K chip                                           | 40 |
| 8.2     | Configuration using a fixed chain of CM1K chips                                  | 40 |
| 8.3     | Configuration with configurable chains of CM1K chips                             | 42 |
| 9 Physi | cal specifications                                                               | 43 |
| 9.1     | Pinout                                                                           | 43 |
| 9.2     | Mechanical specifications                                                        | 47 |
| 9.3     | Electrical Specifications                                                        | 48 |
| 9.3.1   | Pull-up resistors                                                                | 48 |
| 9.3.2   | CS_, power saving control line                                                   | 48 |
| 9.3.3   | Power saving tips                                                                | 48 |
| 10 FA   | λQ                                                                               | 49 |
| 10.1    | Hardware design                                                                  | 49 |
| 10.2    | Operation                                                                        | 49 |
| 11 Aj   | opendix A: Heard about ZISC before?                                              | 50 |
| 12 Aj   | opendix B: Errata                                                                | 51 |
| 12.1    | 06-25-13: Write TESTCAT                                                          | 51 |
| 12.2    | 08-03-2011, NID incorrect if firing neurons with same distance and category      | 51 |
| 12.3    | 07-03-2012, Erroneous ID_line and NSR value when more than 416 neurons committed | 52 |
| 13 W    | 'hat is new in this manual ?                                                     | 53 |

| 13.1.  | 1 Revision 04-10-13      | 53 |
|--------|--------------------------|----|
| 13.1.  | 2 Revision 03-20-13      | 53 |
| 13.1.  | 3 Revision 01-09-13      | 53 |
| 13.1.4 | 4 Revision 08-23-12      | 53 |
| 13.1.  | 5 Revision 08-03-2012    | 53 |
| 13.2   | Revision 07/03/2012      | 53 |
| 13.3   | Revision from 02/17/2012 | 53 |
| 13.4   | Revision from 11/1/2011  | 53 |
| 13.5   | Revision from 10/19/2011 | 53 |
| 13.6   | Revision from 10/13/2011 |    |
|        |                          |    |

# 2 Architecture of the CM1K

CM1K is a high-performance pattern recognition chip featuring a network of 1024 neurons operating in parallel. Also, the chip embeds a recognition engine ready to classify a digital signal received directly from a sensor.

The CM1K is composed of the following modules

- Neuron Interconnect module
- Chain of neurons, daisy-chained and interconnected
- Recognition stage (optional usage)
- I2C slave (optional usage)



#### 2.1.1 Neuron Interconnect

- Synchronize communication between the clusters of neurons, the recognition state machine and the I2C slave.
- Inter-module communication is made though a bi-directional parallel bus of 26 wires: data strobe (DS), read/write (RW\_), 4-bit register (REG), 16-bit data (DATA), ready (RDY)
- Inter-neuron communication also uses two additional lines indicating the global status of the neural network: identified recognition (ID), uncertain recognition (UNC).

#### 2.1.2 Cluster of Neurons

- Chain of identical neurons operating in parallel.
- All neurons have the same behavior and execute the instructions in parallel independent from the cluster or even chip they belong to.
- No controller or supervisor

- Selection of one out of two classifiers: K-Nearest Neighbor (KNN) or Radial Basis Function (RBF) and more precisely a Restricted Coulomb Energy (RCE) neural network
- Recognition time is independent of the number of neurons in use
- Automatic model generator built into the neurons
- Save and Restore of the contents of the neurons in 258 clock cycles per neuron
- Simple Register Transfer Level instruction set through of 15 registers

### 2.1.3 Inter-chip cascadability

The NM bus establishes intra-chip and inter-chip connectivity.



#### 2.2 Recognition stage (optional usage)

- Enabled physically with RECO\_EN pin and activated programmatically via a control command
- Vectors received through the digital input bus are continuously recognized and the response can be snooped directly from control lines or is readable through registers.
- Recognition is made in 37 clock cycles from the receipt of the last component of a vector.
- If the input signal is a video signal, the vector is extracted by the recognition stage from a user-defined region of interest.

# 2.3 I2C slave controller (optional usage)

- Enabled physically with I2C\_EN pin
- Receives the serial signal on the I2C\_CLK and I2C-DATA lines and convert it into a combination of DS, RW\_, REG and DATA signals compatible with the parallel neuron bus.

### 3 The neural network

The CM1K chip is a fully parallel silicon neural network: it is a chain of identical elements (i.e. neurons) addressed in parallel and which have their own "genetic" material to learn and recall patterns without running a single line of code and without reporting to any supervising unit. In addition, the neurons fully collaborate with each other though a bi-directional and parallel neuron bus which is the key to accuracy, adaptivity and speed performance. Indeed each neuron incorporates information from all the other neurons into its own learning logic and into its response logic.

The neurons can learn and recognize input vectors autonomously and in parallel. If several neurons recognize a pattern (i.e. "fire"), their responses can be retrieved automatically in increasing order of distance (equivalent to a decreasing order of confidence). The information which can be read from a firing neuron includes its distance, category and neuron identifier. If the response of several or all firing neurons is polled, this data can be consolidated to make a more sophisticated decision weighing the cost of uncertainty or else. Note that if a "best-match" response is sufficient for an application, the CM1K chip comes with a recognition stage which is optimized to return this limited response 38 clock cycles after the receipt of a vector on the digital input bus of the chip.

This paragraph gives a brief overview of the neural network functionality. For a detailed description of the neuron's behavior and their interactions, please refer to the <u>Technology Reference Guide</u>.

#### 3.1 A chain of identical neurons

A neuron can have three states in the chain: IDLE, Ready-To-Learn (RTL) or COMMITTED. It becomes committed as soon as it learns a pattern and its category register is written with a value different from 0. Its Daisy-Chain-Out (DCO) control line automatically rises, changing its status from Ready-To-Learn to Committed. The next neuron in the chain becomes the Ready-To-Learn. It has its **Daisy-Chain-In (DCI)** high and **Daisy-Chain-Out (DCO)** low.

The transfer of the DCI-DCO from one neuron to the next is activated the same way whether the two consecutive neurons belong to a same cluster or not, and even belong to a same chip or not.



#### 3.1.1 Parallel access to the neurons

All the neurons decode and execute the commands received through the neuron bus in parallel. This bus also allows all the firing neurons to interact with one another such that the "winner takes all" in the case of a recognition and such that only novelty commits a new neuron in the case of learning. This is a key enabler of the CM1K chip to deliver a recognition time independent of the number of committed neurons in the chain.

#### 3.1.2 Sequential access to the neurons

The CM1K has the ability to save and restore the contents of its committed neurons, which is a representation of the knowledge they have built autonomously by learning examples. In order to read the knowledge stored in the neurons or load a knowledge file to the neurons, a special operation mode called Save and Restore allows accessing the neurons sequentially in the chain.

#### 3.2 The neuron parallel bus

The neurons receive and execute instructions simultaneously through a bi-directional parallel bus composed of 26 lines:

#### 3.2.1 Command and control lines

- DS Data strobe line
- RW\_ Read/Write line (default is Read with RW\_=1)
- REG 5 bit register address
- DATA 16-bit register data
- RDY Ready control line mixing the RDY output signal of all the neurons in the chain and indicating that the neurons are all ready to execute a new command
- ID\_ Control line mixing the ID\_ output signal of all the neurons in the chain and indicating that neurons have identified the last vector and that these neurons are all in agreement for its classification.
- UNC\_ Control line mixing the UNC\_ output signal of all the neurons in the chain and indicating that neurons have identified the last vector but that these neurons are in disagreement with its classification. This line is an in/out line because used as an input during the execution of certain Write register.

The neurons sample a new command on the positive edge of the system clock and pull down their RDY line for the duration of its execution. Upon completion, the RDY line is pulled back up on the positive edge of the system clock.

A Write command (DS, RW\_=0, REG, DATA) must be stable on the positive edge of the system clock and released before the next positive edge of the system clock.

A Read command (DS, RW\_=1, REG) must be stable on the positive edge of the system clock and released before the next positive edge of the system clock. DATA is stable when the RDY control line is pulled high.

#### 3.2.2 Timings

Depending on the REG address and also the status of the neurons on the chain, the Read and Write commands can take between 1 and 19 clock cycles.

# Write in one cycle

(REG 0x06 is the MINIF register)

Read in one clock cycle

(REG 0x04 is the CAT register, read in this case in SR mode)



Write in two cycles (REG 0x02 is the LCOMP register)



Remark: When the DS signal is asserted the DATA bus must be the input value (i.e. 0x000b). It then is switched to a tri-state mode (i.e. 0xFFFF). During the second and last cycle of the Write LCOMP the firing neurons output their category value and DATA represents their resulting bit-per-bit AND combination (i.e. 0x0001). If this value is different from the category of one of the firing neurons, the UNC\_L line is pulled down (not the case illustrated in the above diagram)

#### Read in sixteen cycles (REG 0x03 is the DIST register)



 Under Normal operations, the CM1K, or a chain of CM1K, can learn and recognize patterns. In recognition, the neurons can behave as a K-Nearest Neighbor (KNN) or Radial Basis Function (RBF) and more precisely a Restricted Coulomb Energy (RCE) neural network.

Under the SR mode, the automatic model generator and search-and-sort logic are disabled. The neurons become dummy memories but can be read or written in the least amount of time. This SR mode is essential to transfer knowledge bases between hardware platforms, or make backup prior to learning additional examples.

The following table describes the 15 registers controlling the entire behavior of the neurons under the Normal and Save-and-Restore mode.

| Abbreviation | Register                      | Normal mode                                 | SR mode                         |
|--------------|-------------------------------|---------------------------------------------|---------------------------------|
| NSR          | Network Status Register       | The ID and UNC bits are                     | Writing Bit 4 to 1 switches the |
|              |                               | updated internally after each               | chain of neuron to SR mode      |
|              | Bit[1:0], reserved            | Write Last Comp command.                    | and points directly to the RTL  |
|              | Bit[2], UNC (Uncertain)       |                                             | neuron.                         |
|              | Bit[3], ID (Identified)       | ID is high if all firing neurons            |                                 |
|              | Bit[4], SR mode               | report the same category. The               |                                 |
|              | Bit[5], KNN classifier        | ID line is subject to an Erratum            |                                 |
|              |                               | described at the end of this                |                                 |
|              |                               | manual.                                     |                                 |
|              |                               | UNC is high if several neurons              |                                 |
|              |                               | fire but disagree with the                  |                                 |
|              |                               | category. Note that this is                 |                                 |
|              |                               | always the case if the mode is              |                                 |
|              |                               | KNN and 2 committed neurons                 |                                 |
|              |                               | have different categories.                  |                                 |
|              |                               | KNN is a recognition mode and               |                                 |
|              |                               | should not be active while                  |                                 |
|              |                               | learning. Indeed, any pattern               |                                 |
|              |                               | would be recognized whatever                |                                 |
|              |                               | its distance from a neuron and              |                                 |
|              |                               | the learning will only create a             |                                 |
|              |                               | single neuron per new                       |                                 |
|              |                               | category.                                   |                                 |
| GCR          | Global Context and also       | Context in use for any new                  | N/A                             |
| Gen          | partial identifier of the RTL | learning or recognition                     |                                 |
|              | neuron                        |                                             |                                 |
|              |                               | If the Norm is not set to LSUP,             |                                 |
|              | Bit [6:0]= Context            | the default is the L1 Norn or               |                                 |
|              | Bit[7]= Lsup Norm             | Manhattan distance.                         |                                 |
|              | Bit[23:16]= Identifier[23:16] |                                             |                                 |
|              |                               | Accessing the 3 <sup>rd</sup> upper byte of |                                 |
|              |                               | the RTL neuron is needed if the             |                                 |
|              |                               | chain of neurons is larger than             |                                 |
|              |                               | 65535 neurons.                              |                                 |
|              |                               |                                             |                                 |

| Abbreviation | Register                                                                                | Normal mode                                                                                                                                                                                                                                                                                                                                                              | SR mode                                                                                                          |
|--------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| MINIF        | Minimum Influence Field                                                                 | Value in use for any new neuron commitment                                                                                                                                                                                                                                                                                                                               | Value of the pointed neuron at the time it was committed                                                         |
| MAXIF        | Maximum Influence Field                                                                 | Value in use for any new neuron commitment                                                                                                                                                                                                                                                                                                                               | N/A                                                                                                              |
| NCR          | Neuron Context Register                                                                 | Bit[15:8]=0x00<br>Bit[7:0]= Identifier [23:16] of<br>the RTL neuron                                                                                                                                                                                                                                                                                                      | Value of the pointed neuron<br>Bit[15:8] = Identifier [23:16]<br>Bit[7]= LSUP Norm<br>Bit[6:0]= Context [0, 127] |
| COMP         | Component<br>Bit[15:8] = unused<br>Bit[7:0]= byte component                             | Each Write COMP stores the<br>component at the current<br>INDEXCOMP value and updates<br>the DIST register of the<br>committed neurons with<br>NCR=GCR and also of the RTL<br>neuron. INDEXCOMP is<br>automatically incremented.                                                                                                                                         | After each Read or Write,<br>moves to the next<br>INDEXCOMP of the pointed<br>neuron                             |
| LCOMP        | Last Component<br>Bit[15:8] = unused<br>Bit[7:0]= byte component                        | Write LCOMP stores the<br>component at the current<br>INDEXCOMP value and updates<br>the DIST register of the<br>committed neurons with<br>NCR=GCR and also of the RTL<br>neuron. INDEXCOMP is set to 0.<br>The ID_ and UNC_ lines are<br>updated to report the<br>recognition status. If ID_ line is<br>low, the "identified category" is<br>available on the DATA bus. | N/A                                                                                                              |
| INDEXCOMP    | Component index<br>Common index pointing to<br>the neurons' memory<br>between [0, 255]. | Write INDEXCOMP moves to a<br>specific index value, but does<br>not reset the DIST register.<br>This value is incremented<br>automatically after each Read<br>COMP or Write COMP. It is<br>reset after a Write LCOMP.                                                                                                                                                    |                                                                                                                  |

| Abbreviation | Register                                                                                                                                                                                                                                                                                                     | Normal mode                                                                                                                                                                                                                                                                                                                                                                                                                               | SR mode                                                                                                                                 |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| DIST         | Distance register<br>between [0, 65535]<br>DIST=0 means that the<br>vector matches exactly the<br>model of the firing neuron.<br>The higher the distance, the<br>farther the vector from the<br>model.                                                                                                       | This register is updated by the<br>neuron during the broadcast of<br>components (Write COMP and<br>Write LCOMP)<br>Read DIST returns the distance<br>of the top firing neuron. This<br>"winner" neuron pulls out of<br>the race, so the next Read Dist<br>will ne answered by the next<br>top firing neuron, etc.<br>DIST=0xFFFF means that there<br>are no more firing neurons.<br>Must be read after Write<br>LCOMP and before Read CAT | N/A                                                                                                                                     |
| CAT          | Category register<br>Bit 15= Degenerated flag<br>(read-only)<br>Bits [14:0]= Category value<br>between 0 and 32766<br>(0x7FFE)<br>CAT greater than 32768<br>means that the responding<br>neuron is degenerated. The<br>value must be masked with<br>0x7FFF to report the original<br>category of the neuron. | Write CAT of 0 does not<br>commit a new neuron, but may<br>force existing committed<br>neurons to reduce their<br>influence fields.<br>Read CAT returns the category<br>of the top firing neuron<br>CAT=0xFFFF means that there<br>are no more firing neurons<br>Must be read after the DIST<br>register except if the ID_ line is<br>low and the NID register does<br>not need to be read after the<br>CAT register.                     | Category of the pointed<br>neuron<br>Read or Write CAT<br>automatically moves to the<br>next neuron index in the<br>chain.              |
| AIF          | Active Influence Field                                                                                                                                                                                                                                                                                       | This register is updated<br>automatically by all the firing<br>neurons during learning<br>operations (i.e. Write CAT)                                                                                                                                                                                                                                                                                                                     | Influence field of the pointed neuron                                                                                                   |
| NID          | Neuron Identifier or index<br>of the neuron in the chain.<br>Bit[15:0]= 2 lower bytes of a<br>3-bytes neuron identifier.<br>The upper byte is stored in<br>the NCR register. Its access<br>is only necessary when the<br>chain of neurons is larger<br>than 65535.                                           | This register is assigned<br>automatically when the RTL<br>neuron gets committed after a<br>Write CAT.<br>Read NID returns the identifier<br>of the firing neuron with the<br>least distance and least<br>category. It must be read after<br>a Read CAT. (1)                                                                                                                                                                              | This register is assigned<br>automatically when the<br>pointed neuron gets assigned<br>a category different from 0<br>with a Write CAT. |

| Abbreviation   | Register                                                                                                                                                           | Normal mode                                                                                                                                                                                                                                                                                        | SR mode                                                                                                                                                        |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWERSAVE      | PowerSave mode<br>Writing this register reset<br>the DATA lines to a tri-state<br>mode and ensures that they<br>do not draw current from<br>the pull-up resistors. |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                |
| FORGET         | Uncommit all neurons by clearing their category register.                                                                                                          | Note that the neuron's<br>memory is not cleared, but its<br>index is reset to point at the<br>first component.<br>Also reset the MINIF, MAXIF<br>and GCR to their default values.                                                                                                                  | N/A                                                                                                                                                            |
| NCOUNT         | Count of committed<br>neurons<br>Bit[15:0]= 2 lower bytes of<br>the count                                                                                          | NCOUNT=0xFFFF means that all<br>neurons of the chain are<br>committed. If the chain of<br>neurons is greater than 65535<br>neurons this can also means<br>that 65535 neurons are indeed<br>committed.<br>Reading the upper byte of the<br>NCR register can extend the<br>count to a 3 bytes value. | Index of the neuron pointed in<br>the chain.<br>Write RESETCHAIN points to<br>the first neuron. If it is<br>committed, NCOUNT will be<br>equal 1, otherwise 0. |
| RESET<br>CHAIN |                                                                                                                                                                    | N/A                                                                                                                                                                                                                                                                                                | Points to the first neuron of the chain.                                                                                                                       |

(1) If the content of the neurons has been built using their model generator, there should be no occurrences of firing neurons with the same distance and same category. As a result, reading the NID returns the identifier of the sole firing neuron. If, on the contrary, the content of the neurons has been loaded in Save-and-Restore and is such that multiple neurons can fire with the same distance and same category, reading the NID will return an "irrelevant" value which is the AND of all their identifier.

# 3.3.1 Neuron registers summary

|            | Description                | Addr 8-bit | Normal mode | SR mode | 16-bit default |
|------------|----------------------------|------------|-------------|---------|----------------|
| NSR        | Network Status Register    | 0x0D       | RW          | W       | 0x0000         |
| GCR        | Global Control Register    | 0x0B       | RW          |         | 0x0001         |
| MINIF      | Minimum Influence Field    | 0x06       | RW          | RW      | 0x0002         |
| MAXIF      | Maximum Influence Field    | 0x07       | RW          |         | 0x4000         |
| NCR        | Neuron Context Register    | 0x00       |             | RW      | 0x0001         |
| COMP       | Component                  | 0x01       | W           | RW      | 0x0000         |
| LCOMP      | Last Component             | 0x02       | W           |         | 0x0000         |
| INDEXCOMP  | Component index            | 0x03       | W           | W       | 0x0000         |
| DIST       | Distance register          | 0x03       | R           | R       | OxFFFF         |
| CAT        | Category register          | 0x04       | RW          | RW      | OxFFFF         |
| AIF        | Active Influence Field     | 0x05       |             | RW      | 0x4000         |
| NID        | Neuron Identifier          | 0x0A       | R           | R       | 0x0000         |
| POWERSAVE  | PowerSave                  | 0x0E       | W           |         | n/a            |
| FORGET     | Forget                     | 0x0F       | W           |         | n/a            |
| NCOUNT     | Count of committed neurons | 0x0F       | R           | R       | 0x0000         |
| RESETCHAIN | Points to the first neuron | 0x0C       |             | W       | n/a            |

# 3.3.2 Remark for chain of more than 65535 neurons

The DATA bus of the CM1K being 16-bit wide, the single readouts of the NCOUNT and NID registers are insufficient for a chain of more than 63 CM1K chips or a total of 65,535 (0xFFFF) neurons. In such case, both the neuron count and identifier values must be reported on 24-bit as follows:

| Operation                | If chain <= 63 CM1K | If chain > 63 CM1K                              |
|--------------------------|---------------------|-------------------------------------------------|
| Report the number of     | Ncount= Read NCOUNT | N1=Read GCR                                     |
| committed neurons        |                     | N2=Read NCOUNT                                  |
|                          |                     | Ncount = N1[15:8]*0xFFFF+N2[15:0]               |
| Report the identifier of | Nid= Read NID       | N1=Read NCR[7:0] (the bit reporting the         |
| the next firing neuron   |                     | identifier are shifted to the lower byte at the |
|                          |                     | time of the readout. The context information is |
|                          |                     | dropped)                                        |
|                          |                     | N2=Read NID[15:0]                               |
|                          |                     | Nid= N1[15:8]*0xFFFF+N2[15:0]                   |

#### 3.4 Test Registers

The following registers are used solely for the purpose of testing the memory of all the neurons in a minimum number of clock cycles. TESTCOMP allows filling the memory of all the neurons in a chain in 256 cycles (i.e. one per component). TESTCAT allows committing all the neurons in a chain in one cycle.

#### 3.4.1 Description

|          | Description                                                                                                                                      | Addr<br>8-bit | Normal<br>mode | SR<br>mode | Data 16-bit<br>/Default |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|------------|-------------------------|
| TESTCOMP | Test Component<br>Write the pointed component of all neurons<br>with the input value. Useful for test routines.                                  | 0x08          | n/a            | W          | 0x0000                  |
| TESTCAT  | Test Category<br>Write the same category to all the neurons.<br>Useful for test routines to commit all neurons in<br>one clock cycle.            | 0x09          | n/a            | W          | 0x0000                  |
|          | Erratum: Writing the value 0 to this register is<br>equivalent to writing the FORGET register<br>except that it does not reset the neuron count. |               |                |            |                         |

### 3.4.2 Usage

The Write TESTCOMP and Write TESTCAT commands are used in the test benches written to test the CM1K HDL design.

A typical usage example is the counting of the number of neurons in a chain of CM1K

Part 1: Commit all the neurons in 2 cycles

| - Write NSR 0x10 Set the SR mode |
|----------------------------------|
|----------------------------------|

- Write TESTCAT Value Commit all the neurons with a same category value

Part2: Read the category of the neurons until end of chain is reached

- Write RESETCHAIN Point to the 1<sup>st</sup> neuron in chain
- Ncount=0
- Do Loop

-

- o Read CAT, cat
- Ncount++
- Until cat=0xFFFF (Ncount-1) is the number of neurons in the chain
- Write NSR 0x00 Cancel the SR mode

#### 3.5 Programming sequences

This paragraph describes the typical programming sequences to use the neurons in standard mode and save and restore mode.

- Broadcast a vector to all the neurons (whether to learn or recognize it)
- Recognize the last broadcasted vector
- Learn the last broadcasted vector
- Save the content of all the neurons
- Read the content of a specific neuron
- Load the content of the neurons

### 3.5.1 Vector broadcasting

In the CM1K chip, the memory of the neurons is 256 bytes long so the vectors to learn or recognize can be composed of up to 256 components of 8-bit value.



### 3.5.2 Recognize a vector

A vector broadcasted to the neuron bus is evaluated by all the committed neurons in parallel. The neural network can exercise two types of classifiers: K-Nearest Neighbor (KNN) or Radial Basis Function (RBF) and more precisely a Restricted Coulomb Energy (RCE) neural network

The KNN classifier always returns a response, when the RBF classifier discriminates case of positive identification, uncertainty and unknown.

The response of the firing neurons can be accessed by a succession of (Read DIST, followed by Read CAT and optionally Read NID registers). The first distance quantifies the difference between the input vector and the neuron with the closest pattern. The category of this neuron is the category with the highest confidence level. The second distance quantifies the difference between the input vector and the neuron with the second closest pattern. The category with the second highest confidence level, and so on. In the case of the RBF classifier, all the firing neurons have been read when Read DIST returns the value 0xFFFF.

The following diagram illustrates the three levels of response which can be delivered by the neurons through the readout of the registers NSR, DIST, CAT and NID. They are listed per increasing number of system cycles:

- Conformity, or status of the recognition (identified, uncertain or unknown)
- Best match in distance and its associated category
- All possible matches listed per increasing distance values.



| Conformity detection                | Best match                           | Detailed matches                  |
|-------------------------------------|--------------------------------------|-----------------------------------|
| Detect if a pattern is recognized,  | If an application has a low cost of  | If an application has a high cost |
| or not, by reading the network      | mistake, reading the distance and    | of mistake, the response of all   |
| status register (NSR) or the ID and | category of the neuron with the best | the firing neurons might be of    |
| UNC lines of the chip.              | match can be sufficient.             | interest to obtain a better       |
|                                     |                                      | accuracy. A global response can   |
| This response can be sufficient in  | The ID line or NSR bit 3 indicates   | then be established using         |
| the case of presence/absence        | if other neurons are firing and      | probability functions, dispersion |
| detection, pass/fail, etc.          | are, or not, in disagreement.        | of the distances, minimum         |
|                                     |                                      | number of aggregates, etc.        |
|                                     |                                      |                                   |
| Read NSR (1 cycle)                  | Read Dist (18 cycles)                | Do                                |
|                                     | Read Cat (19 cycles)                 | Read Dist (18 cycles)             |
|                                     | Read NID (1 cycle, optional)         | Read Cat (19 cycles)              |
|                                     |                                      | Read NID (1 cycle, optional)      |
|                                     |                                      | k++                               |
|                                     |                                      | While dist[k]!=0xFFFF             |

#### **Remarks:**

If two neurons fire with the same distance but different category, their individual response are read as follows: Read Dist, Read Cat, Read Dist, Read Cat. The second Read Dist returns the same value as the first Read Dist but is necessary to access the category register of the second neuron.

If two neurons fire with the same distance and same category, only the response of the first one is read. The first Read Dist will notify both neurons to stay in query, but both will output their category at the following Read Cat and therefore exclude themselves from the next query. A second Read Dist will return the next higher distance value if applicable.

A Write Category command can be executed immediately after a Read Distance + Read Category sequence without having to re-enter the vector. This can be useful for applications such as in predictive maintenance or target tracking where you want to know what is recognized prior to learning a novelty.

If the category value is greater than 0x8000 or 32768 (bit 15=1) you have a warning that the neuron is "degenerated". The real category value can be obtained by masking bit 15 with 0 (AND with 0x7FFF). The degenerated flag simply indicates that the neuron was prevented from shrinking its AIF to a smaller value during training and that its response should be weighted with care, or simply differently than the response of a neuron which is not degenerated.

# 3.5.3 Learn a vector

All the neurons have their internal learning logic and teaching a vector is as simple as broadcasting its components and then writing its category value. Optionally, the PowerSave register can be written to set the data lines in tristate mode so they do not draw current.



#### Remarks

If the pair (vector and category) represents novelty, a new neuron is committed

If some firing neurons recognize the vector to learn as belonging to a different category, they automatically reduce their influence field to prevent such erroneous recognition in the future.

If the network is full, a learning operation will have no effect. You can detect that all the neurons of the network are already committed by executing the Read NCOUNT command which will then return the value 0xFFFF.

If the AIF of a neuron reaches the Minimum Influence Field, the bit 15 of its category register is set to 1. The neuron is said "degenerated". It still reacts to input patterns as any other committed neuron but the bit 15 of its category indicates that the neuron was prevented from shrinking its AIF to a smaller value during training and its response should be weighted differently than the response of another firing neuron which is not degenerated.

# *3.5.4 Reading the number of committed neurons*

The NCOUNT register returns the number of committed neurons in the chain, EXCEPT when the chain is full meaning that all the neurons are committed, in which case CM\_NCOUNT=0xFFFF.

If N, the number of CM1K chips daisy-chained in the system is known, the readout of CM\_NCOUNT=0xFFFF becomes a simple indication that the number of committed neurons is actually N\*1024.

If N is unknown, due to a reconfigurable and/or stackable hardware architecture, the readout of NCOUNT=0xFFFF can trigger the following sequence of operations in order to obtain the number of committed neurons: Switch the network to Save and Restore mode, point at the first neuron of the chain and start iterations reading the neurons' category sequentially until a category 0 or 0xFFFF is reached. The number of iterations is equal to the number of committed neurons. Calling this function might take a few second if your platform includes thousands of neurons.

# 3.5.5 Saving and restoring the committed neurons

The content of the committed neurons describes a knowledge which can be saved and restored. This functionality is useful for backup purposes, but also to transfer and duplicate knowledge between NeuroMem networks.

The two functions require to set the neurons in Save\_and\_Restore mode and point to the first neuron of the chain. For each neuron, you can read or write its components, context, minimum influence field and active influence field in any order, except for the category register which must be read or written last to point to the next neuron in the chain. Finally, when the neurons have been saved or restored the last operation consists of setting the neurons back to their normal operation mode.



#### Remarks

Note that in Save\_and\_Restore mode the last component is written to the COMP register and not to the LCOMP register.

If it is known that all neurons hold a pattern with only M significant components with M<256, the number of Read COMP can be limited to M, thus speeding the Save operation.

If an application does not use the notion of context, saving the context register might not necessary, saving one clock cycle per saved neuron.

Saving the MINIF is necessary if it is known that additional training will be done at a later time to complete or expand the knowledge.

You can proceed two ways to detect that all committed neurons have been read and stop the iterations: (1) read the NCOUNT register prior to turning the Save\_and\_Restore mode and set the number of iterations to this value; (2) Iterate until you read a category 0 which indicates that you are pointing at the ready-to-learn neuron of the chain and that the last committed neuron was the previous one.

# 3.5.6 Reading the contents of a single specific neuron

Reading the contents of a specific neuron is made in the following order:

- The first operation consists of setting the CM1K chip in Save\_and\_Restore mode and pointing to the first neuron of the chain
- In order to point to the i<sup>th</sup> neuron in the chain, (i-1) consecutives Read CAT are necessary
- You can then read the i<sup>th</sup> neuron's components, context, minimum influence field and active influence field in any order. The category register must be read last because the instruction automatically points to the next neuron in the chain.
- Finally, the last operation consists of setting the CM1K chip back to the normal mode.



#### 3.5.7 Typical operation latency

| Operation                                   | Clock cycles | @27Mhz               |
|---------------------------------------------|--------------|----------------------|
|                                             |              | L=256, N=1024, K=3   |
| Broadcast a vector of Length L              | L+3          | 9.56 in microseconds |
| Learn a vector of length L                  | L+3 + 18     | 10.26                |
| Status of a vector of length L              | L+3+1        | 9.59                 |
| Best match of a vector of length L          | L+3+37       | 10.93                |
| Get the K top match of a vector of length L | L+3+N*37     | 13.67                |
| Save N neurons                              | 4+(260)*N    | 9860.74              |
| Restore N neurons                           | 4+(260)*N    | 9860.74              |

# 4 The optional recognition stage

The recognition stage of the CM1K is enabled through the RECO\_EN pin and can be activated through bit 0 of the Recognition Status Register (CM\_RSR). In such case the recognition stage becomes master and the neurons must not be accessed by an external master while the BUSY line is high (for more information, refer to timings constraints in a paragraph below).

If V\_EN is low, the data received on the V\_DATA bus is directly accumulated in a 256-byte FIFO at each pulse of V CLK when V FV is high.

If V\_EN is high, the data received on the V\_DATA bus is interpreted as a video signal. The V\_LV input signal is then necessary and defines the number of pixels per line of video. V\_FV defines the number of lines per video frame. In the case V\_DATA is not accumulated directly to the FIFO but rather integrated spatially per blocks of pixels. The calculated average value per block is then accumulated to the FIFO. This operation is called *feature extraction* and used the 6 registers defining the region of interest and its internal blocks to average.

As soon as V\_FV falls, the recognition stage broadcasts the content of the FIFO to the neurons using a series of Write COMP and one Write LCOMP. It then reads the response of the best match using a Read DIST followed by Read CAT. This data is latched to the RT\_DIST and RT\_CAT registers and the DIST\_VAL and CAT\_VAL lines pulse for the duration of one G\_CLK cycle.



**Remark 1**: If the digital input signal is not a video signal (V\_EN=0), the V\_FV signal must stay low for a minimum of N + 37 cycles of G\_CLK with N being the number of V\_DATA sampled during V\_FV high. Note that the CAT\_VAL pulse occurs one cycle after the N + 37 cycles. V\_FV must be changed at the negative edge of V\_CLK.

# 4.1 Control registers

The registers of the recognition logic are enabled if the pin RECO\_EN is high, and whether the VI\_EN pin is high or low. If RECO\_EN is low, any attempt to read a register of the recognition logic returns 0xFFFF.

#### 4.1.1 Recognition Status Register

|                    | Description                                                                                                                                                                                               | Addr<br>8-bit | Access | Data 16-bit<br>Default |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|------------------------|
| RSR <sup>(1)</sup> | Recognition Status Register (see below)<br>Bit[2-5] are updated continuously on the positive edge<br>of the clock.<br>Bit{15::6] are unused<br>*see Erratum and work around at the end of this<br>manual. | 0x1C          | R/W    | 0x0000                 |

| Bit | ABBREV      | Description                                                                                                                                                                                                                         | R/W | default |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|
| 0   | RECO_ACTIVE | Enable or disable the continuous recognition of the signal received<br>on the digital input bus of the chip.                                                                                                                        | W   | 0x0000  |
| 1   | OUTPUT_EN   | Enable the output of the category to the DATA lines (only if S_CHIP=1).                                                                                                                                                             | W   | 0x0000  |
| 2   | UNC         | Status of the last recognition is uncertain, meaning that the firing neurons do not recognize the same category.                                                                                                                    | R   | 0x0000  |
|     |             | Remark: The output register RTCAT correspond to the category of<br>the best match. Additional categories can be obtained by stopping<br>the recognition logic and executing successive read of the<br>CM_DIST and CM_CAT registers. |     |         |
| 3   | ID          | Status of the last recognition is identified, meaning that all firing neurons recognize the same category.                                                                                                                          | R   | 0x0000  |
|     |             | *See Erratum at the end of this manual.                                                                                                                                                                                             |     |         |
| 4   | V_FV        | copy of V_FV signal                                                                                                                                                                                                                 | R   | 0x0000  |
| 5   | Reco_Active | high while recognition is being executed                                                                                                                                                                                            | R   | 0x0000  |

**Remark:** The prerequisite to set the RECO\_ACTIVE are that the pin RECO\_EN must be high and that the neurons hold a knowledge base. This knowledge can be built on the chip itself by teaching the neurons in real-time, or it can be loaded from a file saved at an earlier time. In the latter case, RECO\_ACTIVE must be turned off while the neurons are restored.

# 4.1.2 Recognition output registers

| Description | Addr 8-bit | Access | Data 16-bit |
|-------------|------------|--------|-------------|
|             |            |        | Default     |

| RTDIST <sup>(2)</sup> | Real-time distance, or distance of top firing neuron | 0x1D | R | 0x0000 |
|-----------------------|------------------------------------------------------|------|---|--------|
| RTCAT <sup>(2)</sup>  | Real-time category, or category of top firing neuron | 0x1E | R | 0x0000 |

**Remark 1:** The CM\_RTDIST and CM\_RTCAT registers remains unchanged until the next rise of the DIST\_VAL and CAT\_VAL pulses.

**Remark 2:** The distance and category returned by the recognition logic are the ones of the neuron with the best match. If you want to read the response of additional firing neurons you need to stop temporarily the recognition logic as follow: set RECO\_ACTIVE to 0, read N additional DIST and CAT registers and set RECO\_ACTIVE back to 1. Similarly, if you want to read the identifier of the firing neuron, the reco logic must also be stopped temporarily.

**Remark 3:** The UNC\_ line or the bit 3 of the RSR register are both an indicator that more than one neuron recognize the input vector.

# 4.1.3 Video input registers

If the pin VI\_EN of the CM1K chip is high, a video signal can be sent directly to the digital input bus. In this case the chip extracts a feature vector from a region of interest in the video frame as the video signal as it is received.

|         | Description                           | Addr 8-bit | Access | Data 16-bit<br>Default |
|---------|---------------------------------------|------------|--------|------------------------|
| ТОР     | Left corner of the ROL in pixels      | 0x11       | R/W    | 200                    |
| LEFT    | Top corner of the ROI in pixels       | 0x12       | R/W    | 120                    |
| WIDTH   | Nominal width of the ROI in pixels    | 0x13       | R/W    | 340                    |
| HEIGHT  | Nominal height of the ROI in pixels   | 0x14       | R/W    | 220                    |
| BWIDTH  | Width of a primitive block in pixels  | 0x15       | R/W    | 20                     |
| BHEIGHT | Height of a primitive block in pixels | 0x16       | R/W    | 20                     |
| ROIINIT | Reset the ROI to default              | 0x1F       | W      | 0                      |

The region of interest is described by the registers described below.

The feature vector extracted by the CM1K is a subsample of the pixels contained in the region of interest. It is calculated as follows:

- The region with a size [NWidth, NHeight] is divided into up to 256 blocks of size [BWIDTH, BHEIGHT].
- The pixels of block #i are averaged to produce the i<sup>th</sup> component of the signature vector.



The relationship between the four parameters is :

- NWIDTH= n\*BWIDTH
- NHEIGHT= m\*BHEIGHT
- n\*m <=256.



The following table shows examples of four different feature vectors extracted from a same ROI size but with different arrangement of primitive blocks.

NWIDTH x NHEIGHT 32x32 pixels



#### 4.2 Programming sequences

### 4.2.1 Size the region of interest

Size a region of interest with a size of 32 x 32 divided into internal blocks of 2 x 2

|   | Sequence             |
|---|----------------------|
|   | Write CM_NWIDTH, 32  |
|   | Write CM_NHEIGHT, 32 |
| l | Write CM_BWIDTH, 2   |
|   | Write CM_BHEIGHT, 2  |

#### 4.2.2 Move the region of interest

Move the region of interest to the location (10,12) and learn it as category 33

| Sequence          |
|-------------------|
| Write CM_LEFT, 10 |
| Write CM_TOP, 12  |
| Write CM_RSR, 1   |
| Write CM_CAT, 33  |

#### 4.2.3 Recognize the region of interest

As soon as bit 0 of the RSR is high, the region of interest in the next frame is recognized. The result of the recognition is latched in the RT\_DIST and RT\_CAT registers until a next frame occurs.

| Sequence        |  |
|-----------------|--|
| Write CM_RSR, 1 |  |
| Read CM_RTCAT   |  |
| Read CM_RTDIST  |  |

#### 4.3 Timing constraints

When active, the reco\_logic becomes the master controller of the neurons, sending them commands to recognize the vectors received continuously on the digital input bus. To ensure that the recognition sequence is not interrupted by an external controller, the reco\_logic rises the B\_BSY signal and the CM1K will discard any command received while B\_BSY is high.



o B\_BSY rises on the negative edge of the system clock as soon as frame valid falls

• B\_BSY falls on the negative edge of the system clock when the CAT\_VALID signal.

The only time available to receive and execute an external command is between the fall of the CAT\_VAL pulse and the next rise of F\_FV.

If this command is an I2C command, its execution includes the serial decoding/encoding and timing may become short. Since we can assume that the most relevant registers when the recognition stage is active are the RT\_DIST and RT\_CAT, the CM1K I2C controller has been designed to handle them in a special way to waive the timing constraints mentioned above. They can be read at any time, but this is not true for the other registers such as CM\_LEFT and CM\_TOP for example which allow changing the position of the ROI.

# 5 The optional I2C slave controller

The CM1K features a serial interface slave running at 100 or 400 Kbit per second. In a configuration with N CM1K chips daisy-chained together, only one of them can enable its I2C controller. The latter will convert the commands received though the I2C lines into commands transmitted over the parallel control bus.



The two-wire serial interface defines several different transmission codes, as follows:

- A start bit
- An eight-bit address consisting of a 7-bit fixed address, SlaveID, followed by 1 bit of direction (0 if request to Write, 1 is request to Read). The 7-bit SlaveID of the CM1K is 0x4A. The 8-bit address is 0x94 in the case of a Write and 0x95 in the case of a Read.
- An acknowledge bit.
- An 8-bit message (The CM1K uses 16-bit data for its internal registers, thus requiring two 8-bit transfers per read or write command)
- A stop bit

#### Definition:

- SlaveID= 0x4A
- SlaveID\_Wr= 0x94
- SlaveID\_Rd=0x95

#### 5.1 Write sequence

| Step | Master                                                                                 | Slave                                                                                                                             |
|------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1    | A typical write sequence begins by a master sending a start bit followed by SlaveID Wr |                                                                                                                                   |
| 2    |                                                                                        | If the address is not equal to SlaveID the request is ignored by the CM1K. Otherwise it returns an acknowledge bit to the master. |
| 3    | The master then transfers the 8-bit address of the register to write.                  |                                                                                                                                   |
| 4    |                                                                                        | The slave sends an acknowledge bit to indicate that the register address has been received.                                       |
| 5    | The master transfers the upper byte of the 16-<br>bit data to write.                   |                                                                                                                                   |
| 6    |                                                                                        | The slave sends an acknowledge bit.                                                                                               |
| 7    | The master transfers the lower byte of the 16-<br>bit data to write.                   |                                                                                                                                   |
| 8    |                                                                                        | The slave sends an acknowledge bit.                                                                                               |
| 9    | The master stops the request by sending a stop bit.                                    |                                                                                                                                   |

Example: The waveform below illustrates a Write command. The value 0x0284 is written to a register 0x09 of a device with a slave address 0xB8 (not a CM1K).



#### 5.2 Read sequence

| Step | Master                                                                                                                                                     | Slave                                                                                                                             |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1    | A typical read sequence begins by a master sending a start bit followed by the SlaveID_Wr.                                                                 |                                                                                                                                   |
| 2    |                                                                                                                                                            | If the address is not equal to SlaveID the request is ignored by the CM1K. Otherwise it returns an acknowledge bit to the master. |
| 3    | The master then transfers the 8-bit address of the register to read.                                                                                       |                                                                                                                                   |
| 4    |                                                                                                                                                            | The slave sends an acknowledge bit to indicate that the register address has been received.                                       |
| 5    | The master sends a start bit followed by<br>the SlaveID_Rd to specify that a read is<br>about to happen from the register.                                 |                                                                                                                                   |
| 6    |                                                                                                                                                            | The slave sends an acknowledge bit.                                                                                               |
| 7    | The master clocks out the upper byte of<br>the 16-bit data read from the register.<br>The master sends an acknowledge bit<br>after the eight-bit transfer. |                                                                                                                                   |
| 8    | The master clocks out the lower byte of<br>the 16-bit data read from the register.<br>The master sends an acknowledge bit<br>after the eight-bit transfer. |                                                                                                                                   |
| 9    | The data transfer is stopped when the master sends a no-acknowledge bit.                                                                                   |                                                                                                                                   |

<u>Example</u>: The waveform below illustrates a Read command. The value 0x0284 is read back from the register 0x09 of a device with a slave address 0xB8 (not a CM1K).



#### 5.3 Summary

| Sequence from the master | Write                                  | Read                                  |
|--------------------------|----------------------------------------|---------------------------------------|
| Start sequence           | Write SlaveID_Wr (0x94)                | Write SlaveID_Wr (0x94)               |
|                          | Write 8-bit Register value             | Write 8-bit Register value            |
|                          |                                        | Resend Start                          |
| Request                  | Write MSB of the register's data value | Write SlaveID_Rd (0x95)               |
|                          | Write LSB of the register's data value | Read MSB of the register's data value |
|                          |                                        | Read LSB of the register's data value |
| Stop sequence            | STOP signal                            | NACK signal                           |

The BUSY signal is the CM1K is pulled high during the processing of an I2C request.

**Remark:** Sending an I2C command while the recognition stage is running has to be timed cautiously. Please refer to the paragraph below titled "Timing Considerations" for more information.

#### 5.4 I2C transmission codes

### 5.4.1 Bus Idle State

The bus is idle when both the data and clock lines are HIGH. Control of the bus is initiated with a start bit, and the bus is released with a stop bit. Only the master can generate the start and stop bits.

#### 5.4.2 Start Bit

The start bit is defined as a HIGH-to-LOW transition of the data line while the clock line is HIGH.

# 5.4.3 Stop Bit

The stop bit is defined as a LOW-to-HIGH transition of the data line while the clock line is HIGH.

#### 5.4.4 Acknowledge Bit

The master generates the acknowledge clock pulse. The transmitter (which is the master when writing, or the slave when reading) releases the data line, and the receiver indicates an acknowledge bit by pulling the data line low during the acknowledge clock pulse.

# 5.4.5 No-Acknowledge Bit

The no-acknowledge bit is generated when the data line is not pulled down by the receiver during the acknowledge clock pulse. A no-acknowledge bit is used to terminate a read sequence.

# 6 CM1K buses and control lines



This chapter describes the buses, control lines and interrupt lines of the CM1K chip.

|                     | Symbol      | Туре   | Description                  |  |
|---------------------|-------------|--------|------------------------------|--|
| Configuration lines | VCC         |        | Core power supply (1.2v)     |  |
|                     | VCCIO       |        | IO power supply line (3.3 v) |  |
|                     | GND         |        | Ground line                  |  |
|                     | S_CHIP      |        | Single chip mode             |  |
|                     | DCI         | Input  | Daisy Chain In               |  |
|                     | DCO         | Output | Daisy Chain Out              |  |
|                     | I2C_EN      | Input  | I2C enable                   |  |
|                     | RECO_EN     | Input  | Recognition enable           |  |
|                     | V_EN        | Input  | Video enable                 |  |
| Clock and Reset     | G_CLK       | Input  | System clock                 |  |
|                     | G_RESET_    |        | Hardware reset               |  |
|                     | CS_         | Input  | Enable chip activity         |  |
| Parallel bus        | DS          | Bidir  | Data strobe line             |  |
|                     | R/W_        | Bidir  | Read/Write                   |  |
|                     | REG[0:4]    | Bidir  | Register                     |  |
|                     | DATA[0-15]  | Bidir  | Data                         |  |
|                     | UNC_        | Bidir  | Uncertain_low line           |  |
| Neuron output lines | ID_         | Bidir  | Identified_low line          |  |
|                     | RDY         | Bidir  | Ready line                   |  |
| I2C bus             | I2C_SDA     | Bidir  | I2C serial data line         |  |
|                     | I2C_SDK     | Input  | I2C clock                    |  |
| Digital input bus   | V_CLK       | Input  | Video clock                  |  |
|                     | V_FV        | Input  | Video frame valid            |  |
|                     | V_LV        | Input  | Video line valid             |  |
|                     | V_DATA[0:7] | Input  | Video data line 0            |  |
| Output lines        | DIST_VAL    | Output | Distance valid line          |  |
|                     | CAT_VAL     | Output | Category valid line          |  |
|                     | B_BSY       | Output | Bus busy line                |  |

#### 6.1 Clocks, power-up and reset

### 6.1.1 G\_Reset, global reset

The CM1K is reset at power-up by pulling down the G\_RESET\_I pin for a minimum of 5 clock cycles. An internal reset signal is then sustained for 255 clock cycles to filter any bouncing of the G\_RESET\_I external pulse. It is propagated internally to the neurons, the recognition stage and the i2c slave controller so all registers are set to their default values. In a multi-chip configuration, the same G\_RESET\_ must be connected to all chips.

# 6.1.2 G\_CLK, system clock

The CM1K operates at a typical system clock of 27 MHz. If multiple CM1K are connected in parallel the typical system clock is 16 Mhz.

# 6.1.3 CS\_, power saving control line

The CS\_ line controls the propagation of the system clock G\_CLK to the neurons, the reco\_logic and the i2c slave controller of the chip. It is pulled low by default letting the clock run continuously.

Pulling up the the CS\_line when the CM1K is unused reduces considerably its power consumption (from 500 mW to 25 mW). On the other hand the timings to pull CS\_ back down and let the system clock pass through must be accurate: (1) It must be pulled down on a negative edge of G\_CLK when the external data strobe (DS) is pulled up at the latest. (2) It must be released on the negative edge of the system clock following the rise of the RDY signal at the earliest or the fall of the B\_BSY signal.

#### 6.2 Parallel bi-directional bus

The parallel bus is used to transmit the Read/WriteRegister commands to all the neurons at once. It is composed of 26 lines:

| DS   | Data strobe signal                          | 1  |
|------|---------------------------------------------|----|
| RW_  | Read/Write signal                           | 1  |
| REG  | 5-bit register value                        | 5  |
| DATA | 16-bit data value                           | 16 |
| RDY  | Ready control signal                        | 1  |
| ID   | Identified control signal (see Erratum)     | 1  |
| UNC_ | Uncertain control signal necessary to learn | 1  |

The neurons sample these signals on the positive edge of the system clock G\_CLK. Their setup time must be at least 5 nanoseconds before the positive edge of G-Clock. The hold time must be at least 5 nanoseconds after the positive edge of the clock. The signals have to be released before the next positive edge of the clock to ensure that the data bus becomes bi-directional for proper execution of the commands requiring snooping of the bus.

Up to eight CM1K running at a system clock of 16Mhz can be connected to the same parallel bus without any redrive. Beyond a chain of 8 CM1K chips, buffers must be inserted. The control commands sent to the parallel bus can be received from two types of sources:

- An external master controller
- One of the two internal master controllers residing in the CM1K chip and which comprise the recognition stage or the I2C slave controller. This second case is only relevant in an architecture with multiple daisychained chips where one of them has its pin I2C\_EN high and/or RECO\_EN high. The bus lines become bidirectional to allow the neurons of the different chips to receive the commands and mix their responses on the bus during the learning or recognition operations.

# 6.2.1 DS

The data strobe line, DS, must be asserted and de-asserted at the negative edge of G\_CLK. It must be asserted only when the RDY line is high.

# 6.2.2 RW\_

The Read/Write line, RW\_, must be low to write and high to read. It is low by default. This signal is sampled on the positive edge of G\_CLK when DS is high. In the case of a Write command, it must be pulled low only when DS is high and then immediately released so the snoop of the parallel bus can occur for the proper execution of a Write Last Component or a Write Category.

# 6.2.3 REG[4:0]

The five Register lines, REG, represent the 5-bit address of the register to read or write. They are sampled on the positive edge of G\_CLK when DS is high and must be not be released before the rise of the RDY line.

# 6.2.4 DATA[15:0]

The 16 DATA lines are connected to open collectors and can have three different states:

- During a write operation (CM\_RW low and DS high), DATA is the 16-bit value to write to the selected register. It is sampled by the neurons at the positive edge of G\_CLK when DS is high and RW is low.
- At the end of a read operation (RW high and RDY rising), DATA is the 16-bit value of the selected register. It can be read on or after the rising edge of CM RDY after the fall of DS. The default output value is 0xFFFF.
- During the execution of the commands which last more than one clock cycles, the DATA lines must be released to allow the mixing and snooping of the responses of all the neurons connected in parallel in a same chain. These operations are the Write LCOMP, Write CAT, Read DIST and Read CAT.

# 6.2.5 ID\_

The Identified line, ID\_, is pulled down when all the neurons recognizing the last input vector are all in agreement and return the same category. This line is updated each time the last component of a vector is broadcasted to the neurons either through a Write LCOMP command or through the real-time recognition logic of the CM1K. The actual update occurs at the 3<sup>rd</sup> negative edge of the clock during the execution of the Write LCOMP. The ID\_ line is released at the next Write COMP.

The ID\_ line is also continuously latched in bit [3] of the NSR and RSR registers of the chip at the positive edge of the clock.

The ID\_ line is erroneous in the CM1K when more than 416 neurons are committed in the chip. This impacts also the readout of the NSR and RSR registers. Refer to the Erratum at the end of this manual for a description of the problem and its simple work around.

# 6.2.6 UNC\_

The Uncertain line, UNC\_, line is bidirectional and shall not be driven. It is an output during a recognition operation and an input during a learning operation.

UNC\_ is pulled down when the neurons recognizing the last input vector have different categories. This update occurs each time a Write LCOMP is executed whether it is initiated by an external controller or by the internal recognition logic of the chip. The actual update occurs at the 3<sup>rd</sup> negative edge of the clock during the execution of the Write LCOMP. The UNC\_ line is released at the next Write COMP.

Note that UNC\_ is always pulled down if the mode is KNN and 2 committed neurons have different categories.

The UNC\_line is also continuously latched in bit [2] of the NSR and RSR registers of the chip. at the positive edge of the clock.

During a Write CAT, this line is asserted by the neurons if the last input vector is recognized as a novelty and must be stored into a new neuron.

#### 6.3 Other I/O lines

# 6.3.1 S\_CHIP

By default the S\_CHIP pin is pulled down to configure the parallel bus (DS, RW\_I, REG and DATA) as bidirectional and allow the neurons of multiple CM1K chips to receive commands synchronously and interact with one another.

In order to considerably reduce the power consumption of the CM1K, the S\_CHIP pin can be pulled up in the case of a design with a single CM1K chip connected to a control unit via its I2C bus. If S\_CHIP=1, the bidirectional parallel bus is disabled. Furthermore, if the reco logic is active (RECO\_EN=1) and RSR[1]=1, the DATA lines outputs the last recognized category (equivalent to the RT\_CAT register) at each CAT\_VAL pulse.

# 6.3.2 DCI

Until the DCI line of a CM1K chip is high, its neurons are idle. As soon as the DCI line rises, the neurons of the chip become active, meaning ready to learn and recognize.

In a configuration with multiple chips, the Daisy-Chain-In (DCI) line of the first CM1K chip must be high. For the subsequent chips, the connection between their DCO and DCI lines allows to physically arrange them in a chain. The DCI line of a CM1K must be connected to the DCO of the previous CM1K chip in the chain. Its status is then controlled by the neurons of the previous chip.

# 6.3.3 DCO

The Daisy-Chain-Out (DCO) line of a CM1K must be connected to the DCI of the next CM1K chip in the chain, if applicable. It is low by default and will rise when the last neuron of the chip gets committed. If this line is connected to the DCI of another CM1K chip, the later will awake its neurons to become Ready-To-Learn.

# 6.3.4 RDY

The Ready line, RDY, is pulled down by the neurons during the execution of a command and released upon its termination. It is updated at the positive edge of the system clock G\_CLK whether or not the command is recognized by the neurons.

#### 6.4 Digital Input Bus

The digital input bus is composed of 10 or 11 lines depending if the input signal is a video signal or not.

| VCLK   | Video or Vector Input Digital Clock                             |
|--------|-----------------------------------------------------------------|
| V_FV   | Video or Vector Valid control signal                            |
| V_LV   | Video Line Valid control signal (discard if input is not video) |
| V_DATA | Video or Vector Data                                            |

# 6.4.1 RECO\_EN

Recognition\_Enable enables the use of the V\_DATA input bus and the real-time recognition engine. If several CM1K chips are connected in parallel, only one chip can have its RECO\_EN pin set to 1. In addition, if the chain of CM1Ks shall receive its command from an external host over its I2C lines, the chip with its pin I2C\_EN=1 must be the same as the chip with its pin RECO\_EN=1.

This pin is connected to an internal pull-up so it is enabled by default. For power-savings consideration, it should be grounded if unused.

# 6.4.2 VI\_EN

Video\_Enable indicates if the digital input bus receives a video signal and if consequently the recognition engine is in charge of generating the vector broadcasted to the neurons. If changed dynamically, the status of this pin must be changed at the negative edge of V\_CLK.

This pin is connected to an internal pull-up so it is enabled by default. For power-savings consideration, it should be grounded if unused.

# 6.4.3 V\_Clk, sensor Clock

Optionally, the CM1K can receive vector data directly on its digital input bus. It is then sampled at the external clock rate V\_Clk. A typical clock rate for V\_Clk is 27 Mhz. A maximum clock rate of 44 Mhz has been successfully tested.

- If the pin VI\_EN=0, V\_CLK is the sampling clock for the input V\_DATA bus and it does not have to be a periodic signal.
- If the pin VI\_EN=1, V\_CLK is the Video clock signal (up to 27 Mhz) of the sensor.

# 6.4.4 V\_FV

Video Frame Valid or Vector Feature Valid.

If V\_EN=1, V\_FV stands for Frame valid and is a synchronization signal supplied by the video sensor.

If V\_EN=0, V\_FV stands for Feature Valid. It must be set high for the duration of the vector data input on V\_DATA bus. V\_FV must stay low for a minimum of N + 37 cycles of G\_CLK with N being the number of V\_DATA sampled during V\_FV high. Note that the CAT\_VAL pulse occurs one cycle after the N + 37 cycles. V\_FV must be changed at the negative edge of V\_CLK.

# 6.4.5 V\_LV

# 6.4.6 V\_DATA

Video Data or Vector Data depending on the VI\_EN settings:

If VI\_EN=0, this 8-bit data signal can come from a sensor or be generated by an external controller. If VI\_EN=1, this 8-bit data signal must be connected to the 8 highest bit of the video signal.

#### 6.5 Recognition stage output lines

### 6.5.1 B\_BSY

The Bus Busy line is asserted during the execution of an internal cycle such as a reset cycle, a recognition cycle, an I2C read or write command received from an external controller, etc. An external master controller must verify that B\_BSY is low prior to sending a command. Otherwise the command will be discarded. This signal is updated at the negative edge of the G\_CLK.

# 6.5.2 DIST\_VAL

The Distance Valid signal rises on the negative edge of G\_CLK when the real time distance (Addr 0x01D) of the last recognition is available on the DATA output bus. This strobe lasts one clock cycle.

#### 6.5.3 CAT\_VAL

The Category Valid signal rises on the negative edge of G\_CLK when the real-time category (Addr 0x1E) of the last recognition is available on the DATA output bus. This strobe lasts one clock cycle.

#### 6.6 I2C serial bus

The CM1K I2C slave controller can receive commands from an external I2C master controller operating at a speed of 100 or 400 Kbit per second. It is enabled by setting the I2C\_EN pin to 1. It converts the clock and serial data received on the I2C\_SCK and I2C\_SDA pins into an internal data strobe signal (DS), Read/Write signal (RW\_), register value (REG) and data value (DATA). If the STANDALONE pin is set to 0, these signals are also be broadcasted to the bidirectional parallel bus of the chip for use by the other CM1K chips.

#### 6.6.1 I2C\_EN

I2C\_EN enables the CM1K to communicate with an external I2C master controller. If several CM1K chips are connected in parallel, only one chip can have its I2C\_EN pin set to 1. In addition, if the chain of CM1Ks shall recognize a video or other digital signal received by one of them through its digital bus, the chip with its pin RECO\_EN=1 must be the same as the chip with its pin I2C\_EN=1. This pin is connected to an internal pull-up so it is enabled by default. For power-savings consideration, it should be grounded if unused.

# 6.6.2 I2C\_CLK

Serial Clock. Must be connected to a pull-up resistor of 4.7 KOhms.

# 6.6.3 I2C\_DATA

Serial Data. Must be connected to a pull-up resistor of 4.7 KOhms.

# 7 Timing considerations

# 7.1 Registers Access Latency

The following table reports the number of clock cycles (cc) necessary to read and write the registers of the CM1K chip. The cycles are counted from the first rising edge of the system clock upon the receipt of the DS signal, to the rising edge of the READY signal upon execution of the command.

| Addr | Register   | Description                               | Learn and Red   | Save and Restore |        |        |
|------|------------|-------------------------------------------|-----------------|------------------|--------|--------|
|      |            |                                           | mode            |                  | mode   |        |
|      |            |                                           | Write cycles    | Read             | Write  | Read   |
|      |            |                                           |                 | cycles           | cycles | cycles |
| 0x00 | NCR        | Neuron Context Register                   |                 |                  | 1      | 1      |
| 0x01 | COMP       | Component                                 | 1               |                  | 1      | 1      |
| 0x02 | LCOMP      | Last Component                            | 1 if no neurons |                  |        |        |
|      |            |                                           | 3 otherwise     |                  |        |        |
| 0x03 | INDEXCOMP  | Component Index                           | 1               |                  | 1      |        |
| 0x03 | DIST       | Distance                                  |                 | 18               |        | 1      |
| 0x04 | CAT        | Category                                  | 1 if ID, 19     | 3 if ID, 19      | 1      | 1      |
|      |            |                                           | otherwise       | otherwise        |        |        |
| 0x05 | AIF        | Active Influence Field                    |                 |                  | 1      | 1      |
| 0x06 | MINIF      | Minimum Influence Field                   | 1               | 1                |        | 1      |
| 0x07 | MAXIF      | Maximum Influence Field                   | 1               | 1                |        |        |
| 0x08 | TESTCOMP   | Test Component                            |                 |                  | 1      |        |
| 0x09 | TESTCAT    | Test Category                             |                 |                  | 1      |        |
| 0x0A | NID        | Neuron Identifier                         |                 | 1                |        | 1      |
| 0x0B | GCR        | Global Context Register                   | 1               | 1                |        |        |
| 0x0C | RESETCHAIN |                                           |                 |                  | 1      |        |
| 0x0D | NSR        | Network Status Register                   | 1               | 1                |        |        |
| 0x0F | FORGET     | Clear the neurons                         | 1               |                  |        |        |
| 0x0F | NCOUNT     | Committed neurons                         | 1               | 1                |        |        |
| 0x11 | ТОР        | Left corner of the ROI                    | 1               | 1                |        |        |
| 0x12 | LEFT       | Top corner of the ROI                     | 1               | 1                |        |        |
| 0x13 | WIDTH      | Width of the ROI                          | 1               | 1                |        |        |
| 0x14 | HEIGHT     | Height of the ROI                         | 1               | 1                |        |        |
| 0x15 | BWIDTH     | Width of a block                          | 1               | 1                |        |        |
| 0x16 | BHEIGHT    | Height of a block                         | 1               | 1                |        |        |
| 0x1C | RSR        | Recognition Status                        | 1               | 1                |        |        |
| 0x1D | RTDIST     | Distance of 1 <sup>st</sup> firing neuron |                 | 1                |        |        |
| 0x1E | RTCAT      | Category of 1 <sup>st</sup> firing neuron |                 | 1                |        |        |
| 0x1F | ROIINIT    | Reset the ROI to default                  | 1               |                  |        |        |

# 7.1.1 Commands executing in multiple cycles (LCOMP, CAT and DIST)

Accessing most registers takes a single clock cycle. In Learn and Recognition mode, reading and writing the LCOMP, DIST and CAT registers can take between 3 and 19 clock cycles depending on the content of the neuron at the time of the execution. This means that two neurons can execute a same instruction in different number of clock cycles depending on its status and internal registers' values. For example a neuron which does not recognize an input

pattern will execute the RDIST instruction in 1 cycle, when a neuron which recognizes the pattern (i.e. fires) will participate to the Search and Sort race for up to 16 clock cycles. The Ready line of the chip indicates when all the neurons have finished the execution of an instruction and can receive a new one.

Write LCOMP (0x02), Read DIST (0x03), Read and Write CAT (0x04) are "snooping" commands meaning they are making open collector bus mixing. The release of the DATA lines as well as the ID\_ and UNC\_ lines after the fall of the DS signal is critical so they can snoop properly.

# 7.1.2 Multiple read/write to the COMP register

Broadcasting a vector to the neurons is a succession of Write COMP (up to 255 times) ended with a Write LCOMP. The series of Write COMP can be executed with a sustained DS signal provided that the data is updated and stable at each new positive edge of the system clock. For reference, the waveforms shown under the paragraph "Recognizing a vector received through the digital video bus" illustrate the use of a sustained DS signal during the feed of all but the last component value.

## 7.2 Typical Timings Constraints

In the example below, a vector of 8 components is learned and then recognized. The resolution of the diagrams does not allow reading the DATA values of the components and the category, but this is not important for understanding the timing constraints of the chip.

The DS, RW\_, REG and DATA signals are updated at the negative edge of the system clock (G\_CLK) so that they are stable when the neurons read them at the next positive edge of G\_CLK. The RDY signal is then immediately pulled down by the neurons and released at the first positive edge of G\_CLK following the completion of the command. The duration during which the RDY signal is low represents the execution time of the command.

In the case of a Read command, the output DATA is ready to be read when RDY rises.

## 7.2.1 Learn a vector

The sequence of instructions consists of 7 Write COMP, 1 Write LCOMP, and 1 Write CAT.



When REG is equal to 01, each DS pulse triggers a Write COMP lasting one cycle of G\_CLK. The RDY signal has the same duration as the DS only shifted by one half clock cycle.

When REG is equal to 02, the DS pulse triggers a Write LCOMP. The RDY signal is pulled down for 3 cycles. The fact that both lines ID\_I and UNC\_I are pulled up indicates that the input vector is not recognized by any existing neuron. The subsequent Write CAT command will necessarily commit a new neuron.

When REG is equal to 04, the DS pulse triggers a Write CAT. The RDY signal is pulled down for 19 cycles.

#### 7.2.2 Recognize a vector

| The sequence of instru | ctions con | sists of 7 Writ | e COMP, 1 Wri <sup>.</sup> | te LCOMP, 1 R | ead DIST and 1 | 1 Read CAT. |      |
|------------------------|------------|-----------------|----------------------------|---------------|----------------|-------------|------|
| /CM_test/cm1/G_CLK     | Junnunu    |                 | Մուսոսոսոս                 |               |                |             |      |
| /CM_test/cm1/DS        |            |                 | Π                          | Л             |                |             |      |
| /CM_test/cm1/RW_l      |            |                 |                            |               |                |             |      |
| 🛨 🔷 /CM_test/cm1/REG   | 01         |                 | ¢2                         | 03            |                | 04          |      |
| 🛨 🔷 /CM_test/cm1/DATA  | mm         |                 | 0000                       | )00           | <b>0</b> 8     | 0000        | 0001 |
| /CM_test/cm1/ID_l      |            |                 |                            |               |                |             |      |
| /CM_test/cm1/UNC_l     |            |                 | · · · · ·                  |               |                |             |      |
| /CM_test/cm1/CAT       |            |                 |                            |               |                |             |      |
| /CM_test/cm1/DIST      |            |                 |                            |               |                |             |      |
| /CM_test/cm1/RDY       | TUTU       | TE E E E        |                            | ·····         |                |             |      |
| /CM_test/cm1/B_BSY     |            |                 |                            |               |                |             |      |

CONTRACTOR A DECOMPOSITION

When REG is equal to 01, each DS pulse triggers a Write COMP. The RDY signal is pulled down for one cycle.

When REG is equal to 02, the DS pulse triggers a Write LCOMP. The RDY signal is pulled down for 3 cycles. The UNC | is pulled down at the last negative edge of G\_CLK before RDY is pulled back up. This indicates that the input vector is recognized by more than one neuron and that different categories are identified.

When REG is equal to 03 and RW | remains high, the DS pulse triggers a Read DIST. The RDY signal is pulled down for 18 cycles which is the duration of the Search and Sort looking for the firing neuron with the smallest distance value. This distance is equal to 08.

When REG is equal to 04 and RW I remains high, the DS pulse triggers a Read CAT. The RDY signal is pulled down for 19 cycles which is the duration of the Search and Sort looking for the firing neuron with a distance register equal to 08 and the smallest category value. This category is equal to 01.

Remark: Since it is known that the recognition status is uncertain (UNC L is low), executing another series of Read DIST followed by Read CAT would report the distance and category of the next neuron with the smallest distance.

#### 7.2.3 Recognize a vector received through the digital video bus

In the following example, RECO EN and V EN are both pulled up so the reco logic of the chip can continuously recognize the video data received through the V\_CLK, V\_FV, V\_LV and V\_DATA.

Immediately after the fall of V\_FV, the B\_BSY line rises indicating that the recognition stage is active and communicating with the neurons.

The DS, RW\_I, REG and DATA seen in the above diagram are generated internally by the reco\_logic stage and broadcasted to the parallel bus so the neurons of all the CM1K chips in the chain can participate to the recognition (and not only the neurons of the CM1K with the active recognition stage).



The first DS is sustained for four clock cycles to broadcast a vector of four components to the neurons. The REG register is equal to 01 during the first 3 cycles to execute a Write COMP. It is then switched to the value 02 to execute a Write LCOMP. The ID\_I signal falls two clock cycles later indicating that the vector is recognized with certainty by the firing neurons. The RDY signal falls as soon as the neurons start executing the first Write COMP and remains low until the Write LCOMP is completed.

The second DS triggers a Read DIST. The RDY signal is pulled down for 18 cycles which is the duration of the Search and Sort looking for the firing neuron with the smallest distance value. This distance is equal to 00 indicating an exact match. The DIST\_VAL pulse rises one clock cycle after the RDY signal to notify that DATA has been latched to the RT\_DIST register of the reco\_logic.

The third DS triggers a Read CAT. The RDY signal is pulled down for 3 cycles only because a Search and Sort is not necessary (it would extend the execution by 16 more cycles). This is no surprise since the ID\_I signal has already indicated that the input vector is recognized with certainty. The CAT\_VAL pulse rises one clock cycle after the RDY signal to notify that DATA has been latched to the RT\_CAT register of the reco\_logic.

## 7.2.4 Send a command while the recognition logic is running

When the recognition stage is running the BUSY signal is high from the fall the of F\_FV signal to the rise of the CAT\_VAL signal indicating that the parallel bus is controlled by the master of the recognition stage.

As soon as the BUSY line falls, the parallel bus is released and external commands can be received provided they can be executed before the rise of the next V\_FV signal. Typical commands can be Write CAT to teach a new example or Write LEFT to move the region of interest, etc.

While V\_FV is high you can still submit commands to the neuron registers (CAT, DIST, NID, NSR, GCR), but no command to the reco logic registers such as (LEFT, TOP, WIDTH, HEIGHT, BWIDTH, BHEIGHT).

Note that RTCAT and RTDIST can be read at any time via the I2C bus.

# 8 Designing hardware with CM1K

One of the benefits of the CM1K architecture is that you can cascade multiple chips in parallel to expand the size of the neural network by increment of 1024 neurons. The behavior of the neurons in a single-chip or multiple-chips configuration remains the same. The recognition logic on the other hand can only be activated on one chip of the chain.

## 8.1 Configuration using a single CM1K chip

The CM1K can learn and recognize vector data transmitted by the control unit through its serial bus (I2C\_CLK and I2C\_DATA) or parallel bus (DS, RW\_, REG, DATA).



If the RECO\_EN pin is set to 1, vector data can be transmitted through the digital input bus and the response of the neuron with the best match latched to registers. Note that if an application simply needs to monitor the recognition status, the parallel control lines, CAT\_VAL and DIST\_VAL can be sufficient outputs.

In the case of a single chip, it is recommended to set its S\_CHIP pin to 1 in order to lower its power consumption. Also, when S\_CHIP=1 and the recognition logic is active, the value of the best distance and category can be read directly on the DATA bus when the DIST\_VAL and CAT\_VAL lines pulse.

| Configuration lines   | First CM1K in chain                              | Other CM1Ks |
|-----------------------|--------------------------------------------------|-------------|
| S_CHIP                | 1                                                | n/a         |
| G_CLK                 | Typical 27 Mhz                                   | n/a         |
| DCI                   | 1                                                | n/a         |
| I2C_EN                | Optional                                         | n/a         |
| RECO_EN               | Optional                                         | n/a         |
| V_CLK, V_FV, V_DATA   | Used if RECO_EN=1                                | n/a         |
| V_EN                  | Used if RECO_EN=1                                | n/a         |
| V_LV                  | Equiv to line valid if V_EN=1, unused otherwise  | n/a         |
| CAT_VALID, DIST_VALID | Active if RECO_EN=1 and if the register RSR[1]=1 |             |

## 8.2 Configuration using a fixed chain of CM1K chips

Multiple CM1K chips can be connected in parallel to expand the size of the neural network by increment of 1024 neurons. Their S\_CHIP pin must be set to 0. This setting turns the neuron parallel bus (DS, RW\_, REG, DATA) into a bidirectional bus allowing the neurons of different chips to interact with one another when necessary.

When a control unit interfaces to a chain of CM1K chips and becomes the master controller to broadcast vector data, change the network global registers and read the detailed response of all the firing neurons, it must be careful to release the bidirectional bus during the execution of the commands which require an interaction of the neurons across all the CM1K chips. These commands are limited to Write LCOMP, Read and Write CAT, Read DIST and Read NSR. The RW\_ line must be pulled down only during the length of the DS pulse.



If the RECO\_EN pin is set to 1, vector data can be transmitted through the digital input bus and the response of the neuron with the best match which is latched to registers of the recognition stage can be read by the control unit before the next vector data is broadcasted. If a control unit requires a low connectivity to a chain of neurons, the control unit can interface to the first CM1K of the chain via its serial bus (i.e. 2 lines) and let the I2C controller of the chip convert the serial data for transmission to the parallel bus (DS, RW\_, REG and DATA).



| CM1K configuration    | First CM1K in chain                             | Other CM1Ks                                                      |
|-----------------------|-------------------------------------------------|------------------------------------------------------------------|
| lines                 |                                                 |                                                                  |
| S_CHIP                | 0                                               | 0                                                                |
| DCI                   | 1                                               | DCO of (i) <sup>th</sup> chip to DCI of (i+1) <sup>th</sup> chip |
| I2C_EN                | Optional                                        | 0                                                                |
| RECO_EN               | Optional                                        | 0                                                                |
| V_CLK, V_FV, V_DATA   | Used if RECO_EN=1                               | n/a                                                              |
| V_EN                  | Used if RECO_EN=1                               | n/a                                                              |
| V_LV                  | Equiv to line valid if V_EN=1, unused otherwise | n/a                                                              |
| CAT_VALID, DIST_VALID | Active if RECO_EN=1 and RSR[1]=1                | n/a                                                              |

## 8.3 Configuration with configurable chains of CM1K chips

In architectures based on Field Programmable Gate Array, it is possible to modify the definition of chains of CM1Ks by changing the wiring of the DCO lines of some chips to the DCI of other chips. Also the CM1Ks belonging to a same chain must have their parallel bus wired together to a same network of pull-up resistors.



From a programming standpoint, the bi-directional lines of DATA, ID\_, UNC\_, RDY must be ANDed when they are broadcasted out on the negative edge of the clock and then re-injected to all the chips at the next positive edge of the clock. This is for example the only way for a neuron of chip#1 to find out that a neuron of chip#2 has a smaller distance and that it must pull out of the race.

The merger of the ID\_ lines across multiple chips also requires that it is pulled high if the merger of the global UNC\_ line is low. Indeed, each chip applies internally that a UNC\_ prevails over a ID\_ among all its neurons, but this has to be enforced via firmware across multiple chips.

## 9.1 Pinout



The following table describes the pins of the CM1K, their type as I/O or bi-directional lines, if pulled-up with internal resistors (PU int) and if required to be pulled up externally (PU ext). The latter requirement only applies if S\_Chip is pull-down, which is for all configurations except for a single chip accessed through I2C.

- m = mandatory
- opt x = Optional group x

|          |              |       |                               |        | Cł           | ain of       | If S-Chip=0 |
|----------|--------------|-------|-------------------------------|--------|--------------|--------------|-------------|
| Pin<br># | Symbol       | Туре  | Description                   | PU int | 1 chip       | N chip       | PU ext      |
| 1        | RSVD         |       | Reserved                      |        |              |              |             |
| 2        | VCCIO        |       | IO power supply line (3.3 v)  |        | m            | m            |             |
| 3        | G_Reset_     |       | Global reset_low line         |        | m            | m            |             |
| 4        | VCC          |       | Core power supply (1.2v)      |        | m            | m            |             |
| 5        | I2C_EN       | Input | I2C enable                    | PU     | opt1         | opt1         |             |
| 6        | Chip_Select_ | Input | Standby mode                  | PD     | m            | m            |             |
| 7        | VCCIO        |       | IO power supply line (3.3 v)  |        | m<br>m       | m            |             |
| 8        | G_CLK        | Input | Master clock                  |        | <br>(<27Mhz) | m (13.5 Mhz) |             |
| 9        | VCCIO        |       | IO power supply line (3.3 v)  |        | m            | m            |             |
| 4.0      |              |       | I2C clock (100, 400 Kbit, 3.4 |        |              |              | m 0.7ko     |
| 10       | I2C_SCK      | Input | Mbit)                         |        | opt1         | opt1         | m 2.7KΩ     |
| 11       | VCC          |       | Core power supply (1.2v)      |        | m            | m            |             |
| 12       | VCCIO        |       | IO power supply line (3.3 v)  |        | m            | m            |             |
| 13       | DCI          | Input | Daisy Chain In                | PU     | m            | m            |             |

.

| 14 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
|----|-----------|--------|------------------------------|----|------|------|---------|
| 15 | I2C_SDA   | Bidir  | I2C serial data line         | PU | opt1 | opt1 | m 2.7KΩ |
| 16 | V_EN      | Input  | Video enable                 | PU | opt2 | opt2 |         |
| 17 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 18 | V_DATA[0] | Input  | Video data line 0            |    | opt2 | opt2 |         |
| 19 | V_DATA[1] | Input  | Video data line 1            |    | opt2 | opt2 |         |
| 20 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 21 | V_DATA[2] | Input  | Video data line 2            |    | opt2 | opt2 |         |
| 22 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 23 | V_DATA[3] | Input  | Video data line 3            |    | opt2 | opt2 |         |
| 24 | V_DATA[4] | Input  | Video data line 4            |    | opt2 | opt2 |         |
| 25 | V_DATA[5] | Input  | Video data line 5            |    | opt2 | opt2 |         |
| 26 | V_DATA[6] | Input  | Video data line 6            |    | opt2 | opt2 |         |
| 27 | V_DATA[7] | Input  | Video data line 7            |    | opt2 | opt2 |         |
| 28 | V_LV      | Input  | Video line valid             |    | opt2 | opt2 |         |
| 29 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 30 | V_FV      | Input  | Video frame valid            |    | opt2 | opt2 |         |
| 31 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 32 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 33 | V_CLK     | Input  | Video clock                  |    | opt2 | opt2 |         |
| 34 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 35 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 36 | REG[0]    | Bidir  | Register line 0              | PU | m    | m    |         |
| 37 | REG[1]    | Bidir  | Register line 1              | PU | m    | m    |         |
| 38 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 39 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 40 | REG[2]    | Bidir  | Register line 2              | PU | m    | m    |         |
| 41 | REG[3]    | Bidir  | Register line 3              | PU | m    | m    |         |
| 42 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 43 | REG[4]    | Bidir  | Register line 4              | PU | m    | m    |         |
| 44 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 45 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 46 | RECO_EN   | Input  | Recognition enable           | PU | opt2 | opt2 |         |
| 47 | R/W_      | Bidir  | Read/Write low line          | PU | m    | m    |         |
| 48 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 49 | UNC_      | Bidir  | Uncertain_low line           | PU | opt3 | m    | m       |
| 50 | ID_       | Bidir  | Identified_low line          | PU | opt3 | m    | m       |
| 51 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 52 | RDY       | Bidir  | Ready line                   | PU | m    | m    | m       |
| 53 | DS        | Bidir  | Data strobe line             | PU | m    | m    |         |
| 54 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 55 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 56 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 57 | GND       |        | Grond line                   |    | m    | m    |         |
| 58 | DIST_VAL  | Output | Distance valid line          |    | opt2 | opt2 |         |
| 59 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 60 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 61 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 62 | DCO       | Output | Daisy Chain Out              |    | m    | m    |         |
| 63 | DATA[0]   | Bidir  | Data line 0                  | PU | m    | m    | m       |
| 64 | VCCIO     |        | IO power supply line (3.3 v) |    | m    | m    |         |
| 65 | DATA[1]   | Bidir  | Data line 1                  | PU | m    | m    | m       |
| 66 | VCC       |        | Core power supply (1.2v)     |    | m    | m    |         |
| 67 | DATA[2]   | Bidir  | Data line 2                  | PU | m    | m    | m       |
| 68 | VCCIO     | _      | IO power supply line (3.3 v) |    | m    | m    |         |
| 69 | DATA[3]   | Bidir  | Data line 3                  | PU | m    | m    | m       |

|     |          |        |                              |    | 1    |      | 1 |
|-----|----------|--------|------------------------------|----|------|------|---|
| 70  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 71  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 72  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 73  | DATA[4]  | Bidir  | Data line 4                  | PU | m    | m    | m |
| 74  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 75  | DATA[5]  | Bidir  | Data line 5                  | PU | m    | m    | m |
| 76  | DATA[6]  | Bidir  | Data line 6                  | PU | m    | m    | m |
| 77  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 78  | DATA[7]  | Bidir  | Data line 7                  | PU | m    | m    | m |
| 79  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 80  | DATA[8]  | Bidir  | Data line 8                  | PU | m    | m    | m |
| 81  | DATA[9]  | Bidir  | Data line 9                  | PU | m    | m    | m |
| 82  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 83  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 84  | DATA[10] | Bidir  | Data line 10                 | PU | m    | m    | m |
| 85  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 86  | VCCIO    |        | IO power supply line (3.3 v) |    | m    | m    |   |
| 87  | DATA[11] | Bidir  | Data line 11                 | PU | m    | m    | m |
| 88  | DATA[12] | Bidir  | Data line 12                 | PU | m    | m    | m |
| 89  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 90  | GND      |        | Ground line                  |    | m    | m    |   |
| 91  | DATA[13] | Bidir  | Data line 13                 | PU | m    | m    | m |
| 92  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 93  | DATA[14] | Bidir  | Data line 14                 | PU | m    | m    | m |
| 94  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 95  | DATA[15] | Bidir  | Data line 15                 | PU | m    | m    | m |
| 96  | CAT_VAL  | Output | Category valid line          |    | opt2 | opt2 |   |
| 97  | B_BSY    | Output | Bus busy line                |    | m    | m    |   |
| 98  | VCC      |        | Core power supply (1.2v)     |    | m    | m    |   |
| 99  | S_CHIP   |        | Single chip line             | PU | m    | m    |   |
| 100 | RSVD     |        | Reserved                     |    |      |      |   |

Same listing ordered per category

| Symbol   | Туре   | Internal Pull Up | Pin #  | Description           |
|----------|--------|------------------|--------|-----------------------|
| B_BSY    | Output |                  | 97     | Bus busy line         |
| CAT_VAL  | Output |                  | 96     | Category valid line   |
| DATA[0]  | Bidir  | PU               | 63     | Data line 0           |
| DATA[1]  | Bidir  | PU               | 65     | Data line 1           |
| DATA[10] | Bidir  | PU               | 84     | Data line 10          |
| DATA[11] | Bidir  | PU               | 87     | Data line 11          |
| DATA[12] | Bidir  | PU               | 88     | Data line 12          |
| DATA[13] | Bidir  | PU               | 91     | Data line 13          |
| DATA[14] | Bidir  | PU               | 93     | Data line 14          |
| DATA[15] | Bidir  | PU               | 95     | Data line 15          |
| DATA[2]  | Bidir  | PU               | 67     | Data line 2           |
| DATA[3]  | Bidir  | PU               | 69     | Data line 3           |
| DATA[4]  | Bidir  | PU               | 73     | Data line 4           |
| DATA[5]  | Bidir  | PU               | 75     | Data line 5           |
| DATA[6]  | Bidir  | PU               | 76     | Data line 6           |
| DATA[7]  | Bidir  | PU               | 78     | Data line 7           |
| DATA[8]  | Bidir  | PU               | 80     | Data line 8           |
| DATA[9]  | Bidir  | PU               | 81     | Data line 9           |
| DCI      | Input  | PU               | 13     | Daisy Chain In        |
| DCO      | Output |                  | 62     | Diasy Chain Out       |
| DIST_VAL | Output |                  | 58     | Distance valid line   |
| DS       | Bidir  | PU               | 53     | Data strobe line      |
| G_CLK    | Input  |                  | 8      | Master clock          |
| G_Reset_ |        |                  | 3      | Global reset_low line |
| GND      |        |                  | 57, 90 | Ground line           |

| I2C_EN    | Input | PU | 5                          | I2C enable                                              |
|-----------|-------|----|----------------------------|---------------------------------------------------------|
| I2C_SDA   | 10    | PU | 15                         | I2C serial data line                                    |
| I2C_SCK   | Input |    | 10                         | I2C clock                                               |
| ID_       | Bidir | PU | 50                         | Identified_low line                                     |
| R/W_      | Bidir | PU | 47                         | Read/Write low line (Read=1; Write=0)                   |
| RDY       | Bidir | PU | 52                         | Ready line                                              |
| RECO_EN   | Input | PU | 46                         | Recognition enable                                      |
| REG[0]    | Bidir | PU | 36                         | Register line 0                                         |
| REG[1]    | Bidir | PU | 37                         | Register line 1                                         |
| REG[2]    | Bidir | PU | 40                         | Register line 2                                         |
| REG[3]    | Bidir | PU | 41                         | Register line 3                                         |
| REG[4]    | Bidir | PU | 43                         | Register line 4                                         |
| RSVD      |       |    | 1, 100                     | Reserved                                                |
| S_CHIP    |       | PU | 99                         | Single chip line                                        |
| CS_       | Input | PD | 6                          | Enable chip activity                                    |
| UNC_      | Bidir | PU | 49                         | Uncertain_low line                                      |
| V_CLK     | Input |    | 33                         | Video clock if V_EN=1; Vector sampling clock if V_EN=0; |
| V_DATA[0] | Input |    | 18                         | Video data line 0                                       |
| V_DATA[1] | Input |    | 19                         | Video data line 1                                       |
| V_DATA[2] | Input |    | 21                         | Video data line 2                                       |
| V_DATA[3] | Input |    | 23                         | Video data line 3                                       |
| V_DATA[4] | Input |    | 24                         | Video data line 4                                       |
| V_DATA[5] | Input |    | 25                         | Video data line 5                                       |
| V_DATA[6] | Input |    | 26                         | Video data line 6                                       |
| V_DATA[7] | Input |    | 27                         | Video data line 7                                       |
| V_EN      | Input | PU | 16                         | Video enable                                            |
| V_FV      | Input |    | 30                         | Video frame valid if V_EN=1; Vector valid if V_EN=0;    |
| V_LV      | Input |    | 28                         | Video line valid                                        |
| VCC       |       |    | 4,11,14,17,20,22,29,31,35, | Core power supply (1.2v)                                |
|           |       |    | 38,42,45,55,56,60,61,66,7  |                                                         |
|           |       |    | 0,72,83,85,89,92,94,98     |                                                         |
| VCCIO     |       |    | 2,7,9,12,32,34,39,44,48,51 | IO power supply line (3.3 v)                            |
|           |       |    | ,54,59,64,68,71,74,77,79,8 |                                                         |
|           |       |    | 2,86                       |                                                         |

# 9.2 Mechanical specifications

| Die size                     |               |
|------------------------------|---------------|
| Process Geometry Technology: | 130 nm        |
| Packaging:                   | 100 pin TQFP  |
| Chip size (pin to pin)       | 16 mm x 16 mm |



## 9.3 Electrical Specifications

All signals are LVTTL (3.3 volts)

| Vcc IO, Power supply for IO                     | 3.3V for IO                                    |
|-------------------------------------------------|------------------------------------------------|
| Vcc CorePower supply for core                   | 1.2 V for core                                 |
| Max operating clock frequency                   | 27 Mhz in single chip configuration (S_CHIP=1) |
|                                                 | 16 Mhz otherwise                               |
| Video/Vector clock frequency                    | up to 27 Mhz                                   |
| Operating temperature range                     | 0 – 70 C                                       |
| Open Drain max sink current (I <sub>OL</sub> ): | 12 mA                                          |
| Power consumption                               |                                                |
|                                                 | single chip @27Mhz                             |
|                                                 | 15 mW in idle mode                             |
|                                                 | ~275 mW in active mode                         |
|                                                 | multiple chip @16Mhz                           |
|                                                 | ~500 mW                                        |
| Output Capacitance                              | 10 pF                                          |
| Interface levels                                | LVTTL                                          |
| CM1K fan out                                    | 8 chips                                        |
|                                                 |                                                |

## 9.3.1 Pull-up resistors

If an architecture used a chain of multiple CM1K chips, their respective parallel bus composed of the lines DATA, RDY, UNC\_ and ID\_ must be connected together and also to external pull-up resistors.

The recommended pull-up resistors for a chain of up to 8 chips are 275 ohms (3.3v /12 mA).

## 9.3.2 CS\_, power saving control line

The CS\_ line controls the propagation of the system clock G\_CLK to the neurons, the reco\_logic and the i2c slave controller of the chip. It is pulled low by default letting the clock run continuously. Pulling up the the CS\_ line when the CM1K is unused reduces considerably its power consumption. Obviously CS\_ will have to be de-asserted for the execution of a new command. Refer to the paragraph "CM1K buses and control lines" for details on when to assert or de-assert this line.

## 9.3.3 Power saving tips

The RECO\_EN, VI\_EN and I2C\_EN pins are pulled-up by default. If their functionality is not used, they should be grounded.

Since the DATA bus is composed of 16 internal pull-up lines, the broadcast of a value other than 0xFFFF on this bus will draw current until the execution of another command releasing its lines in whole or in part. The dummy register POWERSAVE has been defined to allow the release of the DATA bus (back to 0xFFFF) when no other Write command is expected.

## 10.1 Hardware design

#### The CM1K does not learn

- The neurons will not learn if the UNC\_line is driven. Verify that it is in tri-state during a learning operation.

#### The CM1K in standalone mode

- How low can you run VCCIO?
  - 2.7 volts would work providing the core will have to stay above 1.2 volts.
- If we're only using the I2C bus in single chip mode with no recognition
- logic, what else must be connected?
  - o A 27 MHz (or less) clock, a 1.2 Volts VR and simple reset logic (RC network)
- Does CM1K retain data when STDBY is asserted?
  - Yes, STDY cuts the internal clock and puts the neuron ram in very low power. As long as the core remains at 1.2 volts, the neurons' content is kept.
- How fast can the part wake and become ready after STDBY is deasserted?
  - o Next clock cycle
- How much power does the part consume in standby?
  - o Should decrease by at least factor 10 according to specifications

## 10.2 Operation

#### The CM1K does not learn, nor recognize my vectors when I know it should

- Verify that the neurons are not in Save-and-Restore mode by reading the Network Status Register (NSR). If it is equal to 16 (0x10) then the neurons behave as dummy memories and cannot learn nor recognize.
- Verify that the Global Context Register (GCR) is set to the proper value. If you have learned your vectors while the GCR was equal to A, they will not be recognize if the GCR at the time of the recognition is different from A or 0.

# 11 Appendix A: Heard about ZISC before?

ZISC stands for Zero Instruction Set Computer and is a neural network chip which was invented jointly by a team of engineers at IBM France and Guy Paillet in 1993. Both parties are inventors of the patents applied for during the design of this chip. The chip was manufactured by IBM between 1993 and 1999 and marketed consecutively as the ZISC36 and ZISC78 chips. Following the termination of the manufacturing of the ZISC chip by IBM, Guy Paillet has never stopped working on the next generation of the neural network chip. As a result of these efforts, the Neuromem CM1K chip was released in August 2007.

Following is a specification chart comparing the ZISC and the CM1K chip.

| Feature                                      | ZISC78         | CM1K                |
|----------------------------------------------|----------------|---------------------|
| Neurons per chip                             | 78             | 1024                |
| Neuron memory                                | 64 bytes       | 256 bytes           |
| Distance register                            | 16 bit         | 16 bit              |
| Category value                               | 15 bit         | 15 bit              |
| Degenerated neuron flag                      | Yes            | Yes                 |
| Context values                               | 7 bit          | 7 bit               |
| Norms to calculate distance                  | L1 and Lsup    | L1 and Lsup         |
| Radial Basis Function                        | Yes            | Yes                 |
| K Nearest Neighbor                           | Yes            | Yes                 |
| Parallel bus width                           | 74 lines       | 28 lines            |
| Packaging                                    | LQFP 100       | TQFP 100            |
| Dye size                                     | 4.66 x 4.66 mm | 8 x 8 mm            |
| Operating clock frequency (max)              | 33 Mhz         | 27 Mhz              |
| Power supply                                 | 3.3V for IO;   | 3.3V for IO;        |
|                                              | 2.5 V for core | 1.2 V for core      |
| Power saving mode                            | Yes            | Yes                 |
| Neuron Identifier register                   |                | 24-bit              |
| Index Component register                     |                | 8-bit               |
| I2C serial access (100, 400 Kbit per second) |                | 2 lines             |
| Recognition stage with direct digital bus    |                | 10 lines for signal |
| input                                        |                | 11 lines for video  |
| Digital input bus clock frequency (max)      |                | 40 Mhz              |

## ZISC78 and CM1K comparative chart

## 12.1 06-25-13: Write TESTCAT

Writing the value 0 to the TESTCAT register does not reset the number of committed neurons. Read NCOUNT will return the previous number of committed neurons. You must use the Write FORGET instead.

## 12.2 08-03-2011, NID incorrect if firing neurons with same distance and category

If two or more neurons report the same distance, their response is sorted per increasing order of category.

If one or more of these neurons have the same category, the readout of the Category register will exclude them all at once from the next search and sort.

➔ Note that if you are interested in surveying the histogram of the distances and a probability density function, the neurons with the same distance and same category will be accounted as one.

Furthermore, if you read immediately after the NID register, it will report the logical AND of the identifiers of the firing neurons with this same distance and category. Under such circumstances, the NID is useless.

- ➔ Reading the NID register is useful if you want to display the content of the neuron recognizing a pattern. If you cannot comprehend such content, it probably means that the NID is incorrect for the reason mentioned above.
- → Reading the NID register is useful in the case of a K-Nearest Neighbor classification. If for some reason, the trained vectors cannot have different category values, the NID has a good probability to report an erroneous NID, especially if the number of trained vectors is large.
- → Since the NID starts at the value 1, a readout of the value 0 is immediately an indicator that several neurons have the same last reported category and distance values.

#### Example #1: Neurons with the same category

| Firing neurons | 5            |            | Response readout   |
|----------------|--------------|------------|--------------------|
| Neuron 1       | Distance=128 | Category=1 | Read Distance= 128 |
| Neuron2        | Distance=128 | Category=1 | Read Category=1    |
| Neuron3        | Distance=128 | Category=1 | Read Identifier= 0 |
| Neuron4        | Distance=130 | Category=1 | Read Distance= 130 |
|                |              |            | Read Category=1    |
|                |              |            | Read Identifier= 4 |

Neuron 1, 2 and 3 output their identical category on the parallel bus at the same time and all three disconnect from the next search and sort. The identifier is not representative since it reports the logical AND between the identifier of the Neuron 1, 2 and 3.

## Example #2: Neurons with different categories

| Firing neurons | Response readout |
|----------------|------------------|
|----------------|------------------|

| Neuron 1 | Distance=128 | Category=10 | Read Distance= 128 |
|----------|--------------|-------------|--------------------|
| Neuron2  | Distance=128 | Category=20 | Read Category=10   |
| Neuron3  | Distance=128 | Category=30 | Read Identifier= 1 |
| Neuron4  | Distance=130 | Category=40 | Read Distance= 128 |
|          |              |             | Read Category=20   |
|          |              |             | Read Identifier= 2 |
|          |              |             | Read Distance= 128 |
|          |              |             | Read Category=30   |
|          |              |             | Read Identifier= 3 |
|          |              |             | Read Distance= 130 |
|          |              |             | Read Category=40   |
|          |              |             | Read Identifier= 4 |
|          |              |             |                    |

### Each neuron is accounted for!

## 12.3 07-03-2012, Erroneous ID\_line and NSR value when more than 416 neurons committed

The 1024 neurons of the CM1K are arranged in 64 clusters of 16 neurons connected in parallel through the parallel neuron bus (refer to paragraph 3.2 in this manual). Unfortunately, the connection of the ID\_ line of the clusters #26 and #36 to the parallel bus have been omitted during the tape out of the chip. This means that if a neuron of these 2 clusters fires, the ID\_ line is always pulled high even if the vector is recognized with certainty.

As a consequence reading the ID\_ line and bit 3 of the NSR register cannot be trusted as soon as the number of neurons exceeds 416 (i.e. first neuron of the 26<sup>th</sup> cluster).

#### Software workaround if you need to read the Network Status Register (NSR):

If after a Write LCOMP, bit 3 of the NSR is equal to 0, read the Distance register to determine if the recognition status is unknown (distance=0xFFFF) or identified (distance <>0xFFFF).



## 13.1.1 Revision 04-10-13

- Correction of the detailed description of the I2C protocol: The data must be sent in the order MSB followed by LSB.
- -

13.1.2 Revision 03-20-13

- Clarification of the definition of the CM1K slave address in the I2C controller.

## 13.1.3 Revision 01-09-13

- Clarification of paragraph 9.3.2 on power saving tip.

### 13.1.4 Revision 08-23-12

- Addition of Remark 6 under "Loading the contents of the neurons" in case the knowledge is composed of neurons with a context different from the currently active global context.

### 13.1.5 Revision 08-03-2012

- Addition of a paragrapgh "Reading the number of committed neurons" under Programming Sequences.

#### 13.2 Revision 07/03/2012

- Erratum and workaround regarding a defective ID\_ line and consequently the readout of the NSR register on two clusters of neurons in the CM1K chip.

#### 13.3 Revision from 02/17/2012

- UNC\_ line must not be driven
- New FAQ chapter

## 13.4 Revision from 11/1/2011

- New power savings tip in chapter 9
- Correction of an erroneous address for the NID register in the table "Registers Access Latency"
- Improved description of the I2C protocol

## 13.5 Revision from 10/19/2011

- Write PowerSave: new register setting the data lines in tri-state mode so they do not draw current from the pull-up resistors. This register should be written at the end of typical programming sequences such as learn a vector, recognize a vector, etc.
- KNN is a recognition behavior and should not be set during a learning sequence.

### 13.6 Revision from 10/13/2011

- Better description of the requested timings for the DS, RW\_, REG and DATA lines. In particular DS, RW\_ and DATA must be released before the second positive edge of the system clock after the rise of DS.